17-27
MB86R02 ‘Jade-D’ Hardware Manual V1.64
config_byte_2
Bit
:
init
ial
Name
Description
7
1
cfg_dwnBwMode[1]
APIX PHY (Hard IP): selects downstream
bandwidth mode
11: 1000 Mbit/s (Full Bandwidth Mode)
10: 500 Mbit/s (Half Bandwidth Mode)
01: 250 Mbit/s (Low Bandwidth Mode 2)
00: 125 Mbit/s (Low Bandwidth Mode 1)
6
1
cfg_dwnBwMode[0]
5
1
Reserved
Do not change
4
1
Reserved
Do not change
3
1
cfg_px_in_ctrl_piggyback[1]
APIX PHY (Soft IP): transmission of pixel
controls
00: never
01: unused
10: with even pixels only
11: with every pixel
2
1
cfg_px_in_ctrl_piggyback[0]
1
1
cfg_pxdata_width[1]
APIX PHY (Soft IP): bit width of pixel data
00: 10 bits
01: 12 bits
10: 18 bits
11: 24 bits
0
0
cfg_pxdata_width[0]
Table 17-16 TX config_byte_2
The maximum pixel clock frequencies listed in Table 17-1 are achievable only if pixel
controls are transmitted with even pixels ('cfg_px_in_ctrl_piggyback' = "10").
pixel data bit width
maximum pixel clock
frequency using
Full Bandwidth
(1 GBit/s) Mode
maximum pixel clock
frequency using
Half Bandwidth (500
MBit/s) Mode
10
62.0 MHz
31.0 MHz
12
61.0 MHz
30.5 MHz
18
42.0 MHz
21.0 MHz
24
32.0 MHz
16.0 MHz
Table 17-1, maximum pixel clock frequency with cfg_px_in_ctrl_piggyback[1:0] = “10”
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...