1-28
MB86R02 ‘Jade-D’ Hardware Manual V1.64
GV0
GV0
GV0
GV0
HSYNC0
HSYNC0
HSYNC0
HSYNC0
* Initial state for ES1
** Initial state for ES2
Pin multiplex mode #5
First MUX Function
Second MUX Function
Third MUX Function
CMPX_MODE_3[1:0],
CMPX_MODE_2[1:0]
{"00",
"XX"} */**
{"01",
"0X"}
ES1: {"10","0X"}
ES2: {"10","XX"}
Functional Group ->
TCON[12:5]
GPIO[7:0]
APIX1_SB[5:0]
Pin Name:
1
st
Function:
2
nd
Function:
3
rd
Function:
TSG_4
TSG_4
DCLKIN0
DCLKIN0
TSG_5
TSG_5
GPIO_PD_0
ES1: GPIO_PD_0
ES2: CONST0
TSG_6
TSG_6
GPIO_PD_1
ES1: GPIO_PD_1
ES2: CONST0
TSG_7
TSG_7
GPIO_PD_2
APIX1_SB_0
TSG_8
TSG_8
GPIO_PD_3
APIX1_SB_1
TSG_9
TSG_9
GPIO_PD_4
APIX1_SB_2
TSG_10
TSG_10
GPIO_PD_5
APIX1_SB_3
TSG_11
TSG_11
GPIO_PD_6
APIX1_SB_4
TSG_12
TSG_12
GPIO_PD_7
APIX1_SB_5
* Initial state for ES1
** Initial state for ES2
Pin multiplex mode #6
First MUX Function
Second MUX Function
CMPX_MODE_6[0]
"0" */**
"1"
Functional Group ->
I2S
PWM[7:4], I2S
Pin Name:
1
st
Function:
2
nd
Function:
I2S_SDO
I2S_SDO
PWM_06
I2S_ECLK
I2S_ECLK
PWM_07
I2S_SCK
I2S_SCK
PWM_04
I2S_WS
I2S_WS
PWM_05
I2S_SDI
I2S_SDI
I2S_SDI
* Initial state for ES1
** Initial state for ES2
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...