29-4
MB86R02 ‘Jade-D’ Hardware Manual V1.64
29.5 Related pins
I
2
C uses the following pins.
Pin
Direction
Qty.
Description
I2C_SCL0
I2C_SCL1
IN/OUT
2
Clock pin of the I2C bus interface.
The last number of the pin name indicates the I2C channel
number.
The output of this pin is open drain.
I2C_SDA0
I2C_SDA1
IN/OUT
2
Data pin of the I2C bus interface.
The last number of the pin name indicates the I2C channel
number.
The output of this pin is open drain.
29.6 Supply clock
The APB clock is supplied to the I
2
C modules. Refer to "5. Clock reset generator (CRG)" for frequency
setting and control specification of the clock.
Summary of Contents for MB86R02
Page 24: ...MB86R02 Jade D Hardware Manual V1 64 ...
Page 76: ...3 2 MB86R02 Jade D Hardware Manual V1 64 Figure 3 1 Memory map 1 ...
Page 77: ...3 3 MB86R02 Jade D Hardware Manual V1 64 Figure 3 2 Memory map 2 ...
Page 167: ...8 8 MB86R02 Jade D Hardware Manual V1 64 ...
Page 214: ...11 7 MB86R02 Jade D Hardware Manual V1 64 15 16 cycles initial value ...
Page 497: ...18 139 MB86R02 Jade D Hardware Manual V1 64 VSYNC is output 1 dot clock faster than HSYNC ...
Page 678: ......
Page 680: ......
Page 682: ...22 2 MB86R02 Jade D Hardware Manual V1 00 FUJITSU PROPRIETARY AND CONFIDENTIAL ...
Page 811: ...29 24 MB86R02 Jade D Hardware Manual V1 64 ...