
PRELIMINARY
MIPI HSI
S3C6400X RISC MICROPROCESSOR
28-20
Preliminary product information describe products that are in development,
for which full characterization data and associated errata are not yet available.
Specifications and information herein are subject to change without notice.
CONFIG0_REG
CONFIG0_REG is used to set the configuration of Rx controller.
Address = BA 0x04
Bits
Name
Description
R/W
Reset Value
[31:30] Reserved
Reserved bits
R
0x0
[29:28] DREQ_thres_val
DMA request threshold value
DMA request signal is active when valid data in
FIFO is
0x00 : full
0x01 : more than 4word
0x10 : more than 8word
0x11 : more than 16word
R/W 0x00
[27:16] Rx_state time
Rx state timer setting value
R/W
0xFFF
[15:8]
RxACK time
RxACK state timer setting value
R/W
0xFF
[7] Reserved
Reserved
bit
R
0x0
[6]
RxACK time_en
RxACK state timer enabler
0 : disable 1 : enable
R/W 0x0
[5]
Break_clr
RxBREAK state clear bit
0 : disable 1 : enable
R/W 0x0
[4]
Err_clr
Generated Error clear
R/W
0x0
[3:2]
Width of CHID
Width of channel ID
R/W
0x0
[1]
Burst_mode
Fixed channel ID mode
0 : Burst ch ID mode 1 : Single ch ID mode
R/W 0x1
[0] Frame_mode
Frame
mode
0 : Stream mode 1 : Frame mode
R/W 0x0
Table 28-14 CONFIG0_REG register description
CONFIG1_REG
CONFIG1_REG is used to set the configuration of Rx FIFO.