
PRELIMINARY
PRODUCT OVERVIEW
S3C6400 RISC MICROPROCESSOR
1-34
Preliminary product information describe products that are in development,
for which full characterization data and associated errata are not yet available.
Specifications and information herein are subject to change without notice.
1.1.18.8 System Management
•
Reset
Signal
I/O
Description
XnRESET
I
XnRESET suspends any operation in progress and places S3C6400 into a known
reset state. For a reset, XnRESET must be held to L level for at least 4 FCLK after
the processor power has been stabilized.
XnWRESET
I
System Warm Reset. Reset the whole system while preserves the SDRAM
contents
XsRSTOUTn
O
For external device reset control (sRSTOUTn = nRESET & nWDTRST &
SW_RESET)
•
Clock
Signal
I/O
Description
XrtcXTI
I
32 KHz crystal input for RTC.
XrtcXTO
O
32 KHz crystal output for RTC.
X27mXTI
I
27MHz Crytal Input for display modules
X27mXTO
O
27MHz Crystal output for display modules
XXTI
I
Crystal Input for internal osc circuit.
XXTO
O
Crystal output for internal osc circuit.
XEXTCLK
I
External clock source.
•
JTAG
Signal
I/O
Description
XjTRSTn
I
XjTRSTn (TAP Controller Reset) resets the TAP controller at start.
If debugger is used, A 10K pull-up resistor has to be connected.
If debugger(black ICE) is not used, XjTRSTn pin must be at L or low active pulse.
Note. Whenever Reset operates, XjTRSTn pin must be low active pulse
XjTMS
I
XjTMS (TAP Controller Mode Select) controls the sequence of the TAP controller’s
states. A 10K pull-up resistor has to be connected to TMS pin.
XjTCK
I
XjTCK (TAP Controller Clock) provides the clock input for the JTAG logic.
. A 10K pull-dn resistor has to be connected to TMS pin
XjRTCK
O
XjRTCK (TAP Controller Returned Clock) provides the clock output for the JTAG
logic.
XjTDI
I
XjTDI (TAP Controller Data Input) is the serial input for test instructions and data.
A 10K pull-up resistor must be connected to TDI pin.
XjTDO
O
XjTDO (TAP Controller Data Output) is the serial output for test instructions and
data. It is possible to control pull-down by GPIO register. Refer GPIO manual.
XjDBGSEL
I
JTAG selection. 1: Peripherals JTAG, 0: ARM1176JZF-S Core JTAG