
PRELIMINARY
S3C6400X RISC MICROPROCESSOR
HSMMC CONTROLLER
27-55
Preliminary product information describe products that are in development,
for which full characterization data and associated errata are not yet available.
Specifications and information herein are subject to change without notice.
ERROR INTERRUPT STATUS ENABLE REGISTER
Setting to 1 enables Error Interrupt Status.
Register
Address
R/W
Description
Reset Value
ERRINTSTSEN0 0x7C200036 R/W Error
Interrupt Status Enable Register
(Channel 0)
0x0
ERRINTSTSEN1 0x7C300036 R/W Error
Interrupt Status Enable Register
(Channel 1)
0x0
ERRINTSTSEN2 0x7C400036 R/W Error
Interrupt Status Enable Register
(Channel 2)
0x0
Name
Bit
Description
Initial Value
[15:9]
Reserved
0
[8]
Auto CMD12 Error Status Enable
‘1’ = Enabled
‘0’ = Masked
0
[7]
Current Limit Error Status Enable
This function is not implemented in this version.
‘1’ = Enabled
‘0’ = Masked
0
[6]
Data End Bit Error Status Enable
‘1’ = Enabled
‘0’ = Masked
0
[5]
Data CRC Error Status Enable
‘1’ = Enabled
‘0’ = Masked
0
[4]
Data Timeout Error Status Enable
‘1’ = Enabled
‘0’ = Masked
0
[3]
Command Index Error Status Enable
‘1’ = Enabled
‘0’ = Masked
0
[2]
Command End Bit Error Status Enable
‘1’ = Enabled
‘0’ = Masked
0
[1]
Command CRC Error Status Enable
‘1’ = Enabled
‘0’ = Masked
0
[0]
Command Timeout Error Status Enable
‘1’ = Enabled
‘0’ = Masked
0