
PRELIMINARY
SROM CONTROLLER
S3C6400X RISC MICROPROCESSOR
6-6
Preliminary product information describe products that are in development,
for which full characterization data and associated errata are not yet available.
Specifications and information herein are subject to change without notice.
DataWidth2
[8]
Data bus width control for Memory Bank2
0 = 8-bit
1 = 16-bit
0
ByteEnable1
[7]
nWBE / nBE(for UB/LB) control for Memory Bank1
0 = Not using UB/LB (XrnWBE[1:0] is dedicated nWBE[1:0])
1 = Using UB/LB (XrnWBE[1:0] is dedicated nBE[1:0]
0
WaitEnable1
[6]
Wait enable control for Memory Bank1
0 = WAIT disable
1 = WAIT enable
0
Reserved
[5] Reserved
0
DataWidth1
[4]
Data bus width control for Memory Bank1
0 = 8-bit
1 = 16-bit
0
ByteEnable0
[3]
nWBE / nBE(for UB/LB) control for Memory Bank0
0 = Not using UB/LB (XrnWBE[1:0] is dedicated nWBE[1:0])
1 = Using UB/LB (XrnWBE[1:0] is dedicated nBE[1:0]
0
WaitEnable0
[2]
Wait enable control for Memory Bank0
0 = WAIT disable
1 = WAIT enable
0
Reserved
[1] Reserved
0
DataWidth0
[0]
Data bus width control for Memory Bank0.
Reset value is configured by OM setting.
0 = 8-bit
1 = 16-bit
H/W Set