
PRELIMINARY
S3C6400X RISC MICROPROCESSOR
IIS-BUS INTERFACE
36-5
Preliminary product information describe products that are in development,
for which full characterization data and associated errata are not yet available.
Specifications and information herein are subject to change without notice.
length is 16 bit and I2SLRCLK makes transition every 24 cycle of I2SBCLK (BFS is 48 fs, where fs is sampling
frequency; I2SLRCLK frequency).
BCLK
LRCLK
LEFT
RIGHT
SD
I 2 S Format
( N = 8 or 16 )
BCLK
LRCLK
LEFT
RIGHT
SD
MSB - Justified
( Left - Justified )
Format
( N = 8 or 16 )
BCLK
LRCLK
LEFT
RIGHT
SD
LSB - Justified
( Right - Justified )
Format
( N = 8 or 16 )
MSB
(1st)
2nd
Bit
N-1th
Bit
MSB
(1st)
2nd
Bit
N-1th
Bit
MSB
(1st)
2nd
Bit
N-1th
Bit
MSB
(1st)
2nd
Bit
N-1th
Bit
1st
Bit
N-2th
Bit
LSB
(N-1th)
1st
Bit
N-2th
Bit
LSB
(N-1th)
Figure 36-3. IIS Audio Serial Data Formats