
PRELIMINARY
S3C6400X RISC MICROPROCESSOR
ONENAND CONTROLLER
7-27
Preliminary product information describe products that are in development,
for which full characterization data and associated errata are not yet available.
Specifications and information herein are subject to change without notice.
DATARAM1 CODE REGISTER
Register
Address
R/W
Description
Reset Value
DATARAM10
DATARAM11
0x70100120
0x70180120
R/W Bank0 Dataram1 Code Register
0x0003
DATARAM1n
Bit
Description
Initial State
Reserved [31:4]
0
DATARAM1
[3:0]
Sets the non-sector part of the data for ram1. Default value is
0x3. Set by software during initialization.
3
SYNCHRONOUS MODE REGISTER
Register
Address
R/W
Description
Reset Value
SYNC_MODE0
SYNC_MODE1
0x70100130
0x70180130
R
Bank0 Synchronous Mode Register
0x0000
SYNC_MODEn
Bit
Description
Initial State
Reserved [31:1]
0
RM
[1]
Sets the transfer mode for read operations as synchronous or
asynchronous. Default value is 0x0. Set by software during
initialization. This value is copied from the
MEM_CFG
register[15]. Read-Only.
•
0 = Asynchronous Mode.
•
1 = Activate Synchronous Mode.
0
WM
[0]
Sets the transfer mode for write operations as synchronous or
asynchronous. Default value is 0x0. Set by software during
initialization. This value is copied from the
MEM_CFG
register[1]. Read-Only.
•
0 = Asynchronous Mode.
•
1 = Activate Synchronous Mode.
0
TRANSFER SPARE REGISTER
Register
Address
R/W
Description
Reset Value
TRANS_SPARE0
TRANS_SPARE1
0x70100140
0x70180140
R/W Bank0 Transfer Size Register
0x0000
TRANS_SPAREn
Bit
Description
Initial State
Reserved [31:1]
0