
PRELIMINARY
S3C6400X RISC MICROPROCESSOR
ONENAND CONTROLLER
7-29
Preliminary product information describe products that are in development,
for which full characterization data and associated errata are not yet available.
Specifications and information herein are subject to change without notice.
ERROR PAGE ADDRESS REGISTER
Register
Address
R/W
Description
Reset Value
ERR_PAGE_ADDR0
ERR_PAGE_ADDR1
0x70100180
0x70180180
R
Bank0 Error Page Address Register
0x0000
ERR_PAGE_ADDRn
Bit
Description
Initial State
Reserved [31:6]
0
FAIL_PAGE_ADDR
[5:0]
After a program, load or erase error interrupt, this register will
hold the page address of the failing operation. Read-Only.
0
BURST READ LATENCY REGISTER
Register
Address
R/W
Description
Reset Value
BURST_RD_LAT0
BURST_RD_LAT1
0x70100190
0x70180190
R
Bank0 Burst Read Latency Register
0x0006
BURST_RD_LATn
Bit
Description
Initial State
Reserved [31:3]
0
BURST_RD_LAT
[2:0]
Sets the burst read latency in cycles. The default value is 0x6.
This value is copied from the MEM_CFG register[14:12].
Read-Only.
6
INTERRUPT PIN ENABLE REGISTER
Register
Address
R/W
Description
Reset Value
INT_PIN_ENABLE0
INT_PIN_ENABLE1
0x701001A0
0x701801A0
R/W Bank0 Interrupt Pin Enable Register
0x0000
INT_PIN_ENABLEn
Bit
Description
Initial State
Reserved [31:1]
0
INT
[0]
Interrupt Pin Enable. Enables if the optional interrupt pin is
being used or if the controller must scan the status register for
interrupt information. Set by software during initialization.
•
0 = Use the status register.
•
1 = Use the interrupt pin.
0