
PRELIMINARY
SYSTEM CONTROLLER
S3C6400X RISC MICROPROCESSOR
3-48
Preliminary product information describe products that are in development,
for which full characterization data and associated errata are not yet available.
Specifications and information herein are subject to change without notice.
MTC_STABLE
BIT
DESCRIPTION
RESET VALUE
RESERVED [31:28]
RESERVED
0xF
DOMAIN_ETM
[27:24] Memory power stabilization counter for domain ETM
0xF
DOMAIN_S
[23:20] Memory power stabilization counter for domain S
0xF
DOMAIN_F
[19:16] Memory power stabilization counter for domain F
0xF
DOMAIN_P
[15:12] Memory power stabilization counter for domain P
0xF
DOMAIN_I
[11:8]
Memory power stabilization counter for domain I
0xF
DOMAIN_V
[7:4]
Memory power stabilization counter for domain V
0xF
DOMAIN_TOP
[3:0]
Memory power stabilization counter for domain TOP
0xF
MTC_STABLE represents the number of external oscillator (or clock) cycles. When a sub-block returns from MTC
mode to normal operation mode, the internal power stabilization time is required. This period must be larger than
200nsec and it can be estimated using MTC_STABLE value and OSC_FREQ registers.