![NXP Semiconductors freescale KV4 Series Reference Manual Download Page 381](http://html1.mh-extra.com/html/nxp-semiconductors/freescale-kv4-series/freescale-kv4-series_reference-manual_1721789381.webp)
DMA memory map (continued)
Absolute
address
(hex)
Register name
Width
(in bits)
Access Reset value
Section/
page
4000_9180 TCD Source Address (DMA_TCD12_SADDR)
32
R/W
Undefined
4000_9184 TCD Signed Source Address Offset (DMA_TCD12_SOFF)
16
R/W
Undefined
4000_9186 TCD Transfer Attributes (DMA_TCD12_ATTR)
16
R/W
Undefined
4000_9188
TCD Minor Byte Count (Minor Loop Disabled)
(DMA_TCD12_NBYTES_MLNO)
32
R/W
Undefined
4000_9188
TCD Signed Minor Loop Offset (Minor Loop Enabled and
Offset Disabled) (DMA_TCD12_NBYTES_MLOFFNO)
32
R/W
Undefined
4000_9188
TCD Signed Minor Loop Offset (Minor Loop and Offset
Enabled) (DMA_TCD12_NBYTES_MLOFFYES)
32
R/W
Undefined
4000_918C
TCD Last Source Address Adjustment
(DMA_TCD12_SLAST)
32
R/W
Undefined
4000_9190 TCD Destination Address (DMA_TCD12_DADDR)
32
R/W
Undefined
4000_9194
TCD Signed Destination Address Offset
(DMA_TCD12_DOFF)
16
R/W
Undefined
4000_9196
TCD Current Minor Loop Link, Major Loop Count (Channel
Linking Enabled) (DMA_TCD12_CITER_ELINKYES)
16
R/W
Undefined
4000_9196 DMA_TCD12_CITER_ELINKNO
16
R/W
Undefined
4000_9198
TCD Last Destination Address Adjustment/Scatter Gather
Address (DMA_TCD12_DLASTSGA)
32
R/W
Undefined
4000_919C TCD Control and Status (DMA_TCD12_CSR)
16
R/W
Undefined
4000_919E
TCD Beginning Minor Loop Link, Major Loop Count
(Channel Linking Enabled)
(DMA_TCD12_BITER_ELINKYES)
16
R/W
Undefined
4000_919E
TCD Beginning Minor Loop Link, Major Loop Count
(Channel Linking Disabled)
(DMA_TCD12_BITER_ELINKNO)
16
R/W
Undefined
4000_91A0 TCD Source Address (DMA_TCD13_SADDR)
32
R/W
Undefined
4000_91A4 TCD Signed Source Address Offset (DMA_TCD13_SOFF)
16
R/W
Undefined
4000_91A6 TCD Transfer Attributes (DMA_TCD13_ATTR)
16
R/W
Undefined
4000_91A8
TCD Minor Byte Count (Minor Loop Disabled)
(DMA_TCD13_NBYTES_MLNO)
32
R/W
Undefined
4000_91A8
TCD Signed Minor Loop Offset (Minor Loop Enabled and
Offset Disabled) (DMA_TCD13_NBYTES_MLOFFNO)
32
R/W
Undefined
4000_91A8
TCD Signed Minor Loop Offset (Minor Loop and Offset
Enabled) (DMA_TCD13_NBYTES_MLOFFYES)
32
R/W
Undefined
4000_91AC
TCD Last Source Address Adjustment
(DMA_TCD13_SLAST)
32
R/W
Undefined
4000_91B0 TCD Destination Address (DMA_TCD13_DADDR)
32
R/W
Undefined
4000_91B4
TCD Signed Destination Address Offset
(DMA_TCD13_DOFF)
16
R/W
Undefined
4000_91B6
TCD Current Minor Loop Link, Major Loop Count (Channel
Linking Enabled) (DMA_TCD13_CITER_ELINKYES)
16
R/W
Undefined
4000_91B6 DMA_TCD13_CITER_ELINKNO
16
R/W
Undefined
Table continues on the next page...
Chapter 23 Direct Memory Access Controller (eDMA)
KV4x Reference Manual, Rev. 2, 02/2015
Freescale Semiconductor, Inc.
Preliminary
381
Summary of Contents for freescale KV4 Series
Page 2: ...KV4x Reference Manual Rev 2 02 2015 2 Preliminary Freescale Semiconductor Inc...
Page 60: ...KV4x Reference Manual Rev 2 02 2015 60 Preliminary Freescale Semiconductor Inc...
Page 128: ...Debug Security KV4x Reference Manual Rev 2 02 2015 128 Preliminary Freescale Semiconductor Inc...
Page 138: ...Boot KV4x Reference Manual Rev 2 02 2015 138 Preliminary Freescale Semiconductor Inc...
Page 1358: ...KV4x Reference Manual Rev 2 02 2015 1358 Preliminary Freescale Semiconductor Inc...