![NXP Semiconductors freescale KV4 Series Reference Manual Download Page 792](http://html1.mh-extra.com/html/nxp-semiconductors/freescale-kv4-series/freescale-kv4-series_reference-manual_1721789792.webp)
PWMA_SMnFRCTRL field descriptions (continued)
Field
Description
down when the FRAC_PU bits in all submodules are 0. The fractional delay logic can only be used when
the IPBus clock is running at 100 MHz. When turned off, fractional placement is disabled.
0
Turn off fractional delay logic.
1
Power up fractional delay logic.
7–5
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
4
FRAC45_EN
Fractional Cycle Placement Enable for PWM_B
This bit is used to enable the fractional cycle edge placement of PWM_B using the FRACVAL4 and
FRACVAL5 registers. When disabled, the fractional cycle edge placement of PWM_B is bypassed.
NOTE: The FRAC45_EN bit is buffered. The value written does not take effect until MCTRL[LDOK] is set
and the next PWM load cycle begins or CTRL[LDMOD] is set. FRAC45_EN cannot be written
when MCTRL[LDOK] is set. Reading FRAC45_EN reads the value in a buffer and not necessarily
the value the PWM generator is currently using.
0
Disable fractional cycle placement for PWM_B.
1
Enable fractional cycle placement for PWM_B.
3
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
2
FRAC23_EN
Fractional Cycle Placement Enable for PWM_A
This bit is used to enable the fractional cycle edge placement of PWM_A using the FRACVAL2 and
FRACVAL3 registers. When disabled, the fractional cycle edge placement of PWM_A is bypassed.
NOTE: The FRAC23_EN bit is buffered. The value written does not take effect until MCTRL[LDOK] is set
and the next PWM load cycle begins or CTRL[LDMOD] is set. FRAC23_EN cannot be written
when MCTRL[LDOK] is set. Reading FRAC23_EN reads the value in a buffer and not necessarily
the value the PWM generator is currently using.
0
Disable fractional cycle placement for PWM_A.
1
Enable fractional cycle placement for PWM_A.
1
FRAC1_EN
Fractional Cycle PWM Period Enable
This bit is used to enable the fractional cycle length of the PWM period using the FRACVAL1 register.
When disabled, the fractional cycle length of the PWM period is bypassed.
NOTE: The FRAC1_EN bit is buffered. The value written does not take effect until MCTRL[LDOK] is set
and the next PWM load cycle begins or CTRL[LDMOD] is set. FRAC1_EN cannot be written
when MCTRL[LDOK] is set. Reading FRAC1_EN reads the value in a buffer and not necessarily
the value the PWM generator is currently using.
0
Disable fractional cycle length for the PWM period.
1
Enable fractional cycle length for the PWM period.
0
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
Memory Map and Registers
KV4x Reference Manual, Rev. 2, 02/2015
792
Preliminary
Freescale Semiconductor, Inc.
Summary of Contents for freescale KV4 Series
Page 2: ...KV4x Reference Manual Rev 2 02 2015 2 Preliminary Freescale Semiconductor Inc...
Page 60: ...KV4x Reference Manual Rev 2 02 2015 60 Preliminary Freescale Semiconductor Inc...
Page 128: ...Debug Security KV4x Reference Manual Rev 2 02 2015 128 Preliminary Freescale Semiconductor Inc...
Page 138: ...Boot KV4x Reference Manual Rev 2 02 2015 138 Preliminary Freescale Semiconductor Inc...
Page 1358: ...KV4x Reference Manual Rev 2 02 2015 1358 Preliminary Freescale Semiconductor Inc...