![NXP Semiconductors freescale KV4 Series Reference Manual Download Page 1172](http://html1.mh-extra.com/html/nxp-semiconductors/freescale-kv4-series/freescale-kv4-series_reference-manual_17217891172.webp)
44.2.1 Block Diagram
The block diagram of this module is as follows:
Baud Rate, Delay &
Transfer Control
Shift Register
SPI
SCK
16
Data
Data
T
X
F
IF
O
Peripheral Bus
Clock/Reset
POPR
eDMA
INTC
DMA and Interrupt Control
PUSHR
R
X
F
IF
O
CMD
32
8
PCS[x]/SS/PCSS
SIN
SOUT
SPI
Figure 44-1. SPI Block Diagram
44.2.2 Features
The module supports the following features:
• Full-duplex, three-wire synchronous transfers
• Master mode
• Slave mode
• Data streaming operation in Slave mode with continuous slave selection
• Buffered transmit operation using the transmit first in first out (TX FIFO) with depth
of 4 entries
Introduction
KV4x Reference Manual, Rev. 2, 02/2015
1172
Preliminary
Freescale Semiconductor, Inc.
Summary of Contents for freescale KV4 Series
Page 2: ...KV4x Reference Manual Rev 2 02 2015 2 Preliminary Freescale Semiconductor Inc...
Page 60: ...KV4x Reference Manual Rev 2 02 2015 60 Preliminary Freescale Semiconductor Inc...
Page 128: ...Debug Security KV4x Reference Manual Rev 2 02 2015 128 Preliminary Freescale Semiconductor Inc...
Page 138: ...Boot KV4x Reference Manual Rev 2 02 2015 138 Preliminary Freescale Semiconductor Inc...
Page 1358: ...KV4x Reference Manual Rev 2 02 2015 1358 Preliminary Freescale Semiconductor Inc...