![NXP Semiconductors freescale KV4 Series Reference Manual Download Page 287](http://html1.mh-extra.com/html/nxp-semiconductors/freescale-kv4-series/freescale-kv4-series_reference-manual_1721789287.webp)
MCM_PLAMC field descriptions (continued)
Field
Description
0
A bus master connection to AXBS input port
n
is absent
1
A bus master connection to AXBS input port
n
is present
17.2.3 Control Register (MCM_CR)
CR defines the arbitration and protection schemes for the two system RAM arrays.
Address: E008_0000h base + Ch offset = E008_000Ch
Bit
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
W
Reset
0
0
0
0
0
0
0
0
1
1
1
1
0
0
0
0
MCM_CR field descriptions
Field
Description
31
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
30
SRAMLWP
SRAM_L Write Protect
When this bit is set, writes to SRAM_L array generates a bus error.
29–28
SRAMLAP
SRAM_L arbitration priority
Defines the arbitration scheme and priority for the processor and SRAM backdoor accesses to the
SRAM_L array.
Table continues on the next page...
Chapter 17 Miscellaneous Control Module (MCM)
KV4x Reference Manual, Rev. 2, 02/2015
Freescale Semiconductor, Inc.
Preliminary
287
Summary of Contents for freescale KV4 Series
Page 2: ...KV4x Reference Manual Rev 2 02 2015 2 Preliminary Freescale Semiconductor Inc...
Page 60: ...KV4x Reference Manual Rev 2 02 2015 60 Preliminary Freescale Semiconductor Inc...
Page 128: ...Debug Security KV4x Reference Manual Rev 2 02 2015 128 Preliminary Freescale Semiconductor Inc...
Page 138: ...Boot KV4x Reference Manual Rev 2 02 2015 138 Preliminary Freescale Semiconductor Inc...
Page 1358: ...KV4x Reference Manual Rev 2 02 2015 1358 Preliminary Freescale Semiconductor Inc...