![NXP Semiconductors freescale KV4 Series Reference Manual Download Page 374](http://html1.mh-extra.com/html/nxp-semiconductors/freescale-kv4-series/freescale-kv4-series_reference-manual_1721789374.webp)
DMA memory map (continued)
Absolute
address
(hex)
Register name
Width
(in bits)
Access Reset value
Section/
page
4000_9008
TCD Minor Byte Count (Minor Loop Disabled)
(DMA_TCD0_NBYTES_MLNO)
32
R/W
Undefined
4000_9008
TCD Signed Minor Loop Offset (Minor Loop Enabled and
Offset Disabled) (DMA_TCD0_NBYTES_MLOFFNO)
32
R/W
Undefined
4000_9008
TCD Signed Minor Loop Offset (Minor Loop and Offset
Enabled) (DMA_TCD0_NBYTES_MLOFFYES)
32
R/W
Undefined
4000_900C
TCD Last Source Address Adjustment
(DMA_TCD0_SLAST)
32
R/W
Undefined
4000_9010 TCD Destination Address (DMA_TCD0_DADDR)
32
R/W
Undefined
4000_9014
TCD Signed Destination Address Offset
(DMA_TCD0_DOFF)
16
R/W
Undefined
4000_9016
TCD Current Minor Loop Link, Major Loop Count (Channel
Linking Enabled) (DMA_TCD0_CITER_ELINKYES)
16
R/W
Undefined
4000_9016 DMA_TCD0_CITER_ELINKNO
16
R/W
Undefined
4000_9018
TCD Last Destination Address Adjustment/Scatter Gather
Address (DMA_TCD0_DLASTSGA)
32
R/W
Undefined
4000_901C TCD Control and Status (DMA_TCD0_CSR)
16
R/W
Undefined
4000_901E
TCD Beginning Minor Loop Link, Major Loop Count
(Channel Linking Enabled)
(DMA_TCD0_BITER_ELINKYES)
16
R/W
Undefined
4000_901E
TCD Beginning Minor Loop Link, Major Loop Count
(Channel Linking Disabled) (DMA_TCD0_BITER_ELINKNO)
16
R/W
Undefined
4000_9020 TCD Source Address (DMA_TCD1_SADDR)
32
R/W
Undefined
4000_9024 TCD Signed Source Address Offset (DMA_TCD1_SOFF)
16
R/W
Undefined
4000_9026 TCD Transfer Attributes (DMA_TCD1_ATTR)
16
R/W
Undefined
4000_9028
TCD Minor Byte Count (Minor Loop Disabled)
(DMA_TCD1_NBYTES_MLNO)
32
R/W
Undefined
4000_9028
TCD Signed Minor Loop Offset (Minor Loop Enabled and
Offset Disabled) (DMA_TCD1_NBYTES_MLOFFNO)
32
R/W
Undefined
4000_9028
TCD Signed Minor Loop Offset (Minor Loop and Offset
Enabled) (DMA_TCD1_NBYTES_MLOFFYES)
32
R/W
Undefined
4000_902C
TCD Last Source Address Adjustment
(DMA_TCD1_SLAST)
32
R/W
Undefined
4000_9030 TCD Destination Address (DMA_TCD1_DADDR)
32
R/W
Undefined
4000_9034
TCD Signed Destination Address Offset
(DMA_TCD1_DOFF)
16
R/W
Undefined
4000_9036
TCD Current Minor Loop Link, Major Loop Count (Channel
Linking Enabled) (DMA_TCD1_CITER_ELINKYES)
16
R/W
Undefined
4000_9036 DMA_TCD1_CITER_ELINKNO
16
R/W
Undefined
4000_9038
TCD Last Destination Address Adjustment/Scatter Gather
Address (DMA_TCD1_DLASTSGA)
32
R/W
Undefined
4000_903C TCD Control and Status (DMA_TCD1_CSR)
16
R/W
Undefined
Table continues on the next page...
Memory map/register definition
KV4x Reference Manual, Rev. 2, 02/2015
374
Preliminary
Freescale Semiconductor, Inc.
Summary of Contents for freescale KV4 Series
Page 2: ...KV4x Reference Manual Rev 2 02 2015 2 Preliminary Freescale Semiconductor Inc...
Page 60: ...KV4x Reference Manual Rev 2 02 2015 60 Preliminary Freescale Semiconductor Inc...
Page 128: ...Debug Security KV4x Reference Manual Rev 2 02 2015 128 Preliminary Freescale Semiconductor Inc...
Page 138: ...Boot KV4x Reference Manual Rev 2 02 2015 138 Preliminary Freescale Semiconductor Inc...
Page 1358: ...KV4x Reference Manual Rev 2 02 2015 1358 Preliminary Freescale Semiconductor Inc...