![NXP Semiconductors freescale KV4 Series Reference Manual Download Page 673](http://html1.mh-extra.com/html/nxp-semiconductors/freescale-kv4-series/freescale-kv4-series_reference-manual_1721789673.webp)
ADC_CTRL1 field descriptions (continued)
Field
Description
Parallel scans may be simultaneous (CTRL2[SIMULT] is 1) or non-simultaneous. Simultaneous parallel
scans perform the A and B converter scan in lock step using one set of shared controls. Non-simultaneous
parallel scans operate the A and B converters independently, with each converter using its own set of
controls. Refer to the CTRL2[SIMULT] bit's description for details. Setting any sequential mode overrides
the setting of CTRL2[SIMULT].
000
Once (single) sequential — Upon start or an enabled sync signal, samples are taken one at a time
starting with CLIST1[SAMPLE0], until the first disabled sample is encountered. If no disabled
sample is encountered, conversion concludes after CLIST4[SAMPLE15]. If the scan is initiated by a
SYNC signal, only one scan is completed because the CTRL*[SYNC*] bit is cleared automatically
by the initial SYNC detection. CTRL*[SYNC*] can be set again at any time during the scan.
001
Once parallel — Upon start or an armed and enabled sync signal: In parallel, converter A converts
SAMPLEs 0-7, and converter B converts SAMPLEs 8-15. When CTRL2[SIMULT] is 1 (default),
scanning stops when either converter encounters a disabled sample or both converters complete all
8 samples. When CTRL2[SIMULT] is 0, a converter stops scanning when it encounters a disabled
sample or completes all 8 samples. If the scan is initiated by a SYNC signal, only one scan is
completed because the CTRL*[SYNC*] bit is cleared automatically by the initial SYNC detection.
CTRL*[SYNC*] can be set again at any time during the scan. If CTRL2[SIMULT] is 0, the B
converter must be rearmed by writing the CTRL2[SYNC1] bit.
010
Loop sequential — Upon an initial start or enabled sync pulse, up to 16 samples in the order
SAMPLEs 0-15 are taken one at a time until a disabled sample is encountered. The process
repeats perpetually until the CTRL1[STOP0] bit is set. While a loop mode is running, any additional
start commands or sync pulses are ignored unless the scan is paused using the SCTRL[SC*] bits. If
PWR[ASB] or PWR[APD] is the selected power mode control, PWR[PUDELAY] is applied only on
the first conversion.
011
Loop parallel — Upon an initial start or enabled sync pulse, converter A converts SAMPLEs 0-7,
and converter B converts SAMPLEs 8-15. Each time a converter completes its current scan, it
immediately restarts its scan sequence. This process continues until the CTRL*[STOP*] bit is
asserted. While a loop is running, any additional start commands or sync pulses are ignored unless
the scan is paused using the SCTRL[SC*] bits. When CTRL2[SIMULT] is 1 (default), scanning
restarts when either converter encounters a disabled sample. When CTRL2[SIMULT] is 0, a
converter restarts scanning when it encounters a disabled sample. If PWR[ASB] or PWR[APD] is
the selected power mode control, PWR[PUDELAY] is applied only on the first conversion.
100
Triggered sequential — Upon start or an enabled sync signal, samples are taken one at a time
starting with CLIST1[SAMPLE0], until the first disabled sample is encountered. If no disabled
sample is encountered, conversion concludes after CLIST4[SAMPLE15]. If external sync is
enabled, new scans start for each SYNC pulse that does not overlap with a current scan in
progress.
101
Triggered parallel (default) — Upon start or an enabled sync signal: In parallel, converter A
converts SAMPLEs 0-7, and converter B converts SAMPLEs 8-15. When CTRL2[SIMULT] is 1
(default), scanning stops when either converter encounters a disabled sample. When
CTRL2[SIMULT] is 0, a converter stops scanning when it encounters a disabled sample. If external
sync is enabled, new scans start for each SYNC pulse that does not overlap with a current scan in
progress.
110
Reserved
111
Reserved
Chapter 34 12-bit Cyclic Analog-to-Digital Converter (ADC)
KV4x Reference Manual, Rev. 2, 02/2015
Freescale Semiconductor, Inc.
Preliminary
673
Summary of Contents for freescale KV4 Series
Page 2: ...KV4x Reference Manual Rev 2 02 2015 2 Preliminary Freescale Semiconductor Inc...
Page 60: ...KV4x Reference Manual Rev 2 02 2015 60 Preliminary Freescale Semiconductor Inc...
Page 128: ...Debug Security KV4x Reference Manual Rev 2 02 2015 128 Preliminary Freescale Semiconductor Inc...
Page 138: ...Boot KV4x Reference Manual Rev 2 02 2015 138 Preliminary Freescale Semiconductor Inc...
Page 1358: ...KV4x Reference Manual Rev 2 02 2015 1358 Preliminary Freescale Semiconductor Inc...