![NXP Semiconductors freescale KV4 Series Reference Manual Download Page 96](http://html1.mh-extra.com/html/nxp-semiconductors/freescale-kv4-series/html/nxp-semiconductors/freescale-kv4-series/freescale-kv4-series_reference-manual_1721789096.webp)
OSC
MCG
SIM
Muliplexers
MCG_C
x
MCG_C
x
SIM_SOPT1, SIM_SOPT2
Dividers
—
MCG_C
x
SIM_CLKDIV
x
Clock gates
OSC_CR
MCG_C1
SIM_SCGC
x
OUTDIV1
system (CPU) clock
OUTDIV4
Bus /Flash clock
EXTAL
XTAL
System oscillator
SIM
MCGIRCLK
ERCLK32K
OSC32KCLK
XTAL_CLK
MCGFFCLK
OSCERCLK_UNDIV
OSC
logic
Clock options for
some peripherals
(see note)
Note: See subsequent sections for details on where these clocks are used.
PMC logic
PMC
LPO
OSCCLK
CG
CG
CG
CG — Clock gate
32 kHz IRC
PLL
FLL
MCGOUTCLK
MCGPLLCLK
MCG
MCGFLLCLK
4 MHz IRC
FRDIV
CG
FCRDIV
PRDIV
nano-edge2x clock
MCGPLL2XCLK
OSCERCLK
DIV
OUTDIV2
CG
fast peripheral clock
Figure 6-1. Clocking diagram
6.2.1 Clock definitions
The following table describes the clocks in the previous block diagram.
Clock name
Description
CPU clock / System clock
MCGOUTCLK divided by OUTDIV1 clocks the ARM Cortex-
M4 core, RAM, DMA, GPIO, FMC module, and crossbar
switch bus masters.
Table continues on the next page...
High-level device clocking diagram
KV4x Reference Manual, Rev. 2, 02/2015
96
Preliminary
Freescale Semiconductor, Inc.
Summary of Contents for freescale KV4 Series
Page 2: ...KV4x Reference Manual Rev 2 02 2015 2 Preliminary Freescale Semiconductor Inc...
Page 60: ...KV4x Reference Manual Rev 2 02 2015 60 Preliminary Freescale Semiconductor Inc...
Page 128: ...Debug Security KV4x Reference Manual Rev 2 02 2015 128 Preliminary Freescale Semiconductor Inc...
Page 138: ...Boot KV4x Reference Manual Rev 2 02 2015 138 Preliminary Freescale Semiconductor Inc...
Page 1358: ...KV4x Reference Manual Rev 2 02 2015 1358 Preliminary Freescale Semiconductor Inc...