![NXP Semiconductors freescale KV4 Series Reference Manual Download Page 90](http://html1.mh-extra.com/html/nxp-semiconductors/freescale-kv4-series/html/nxp-semiconductors/freescale-kv4-series/freescale-kv4-series_reference-manual_1721789090.webp)
The bitbanding functionality supported by the processor core uses aliased regions that
map to the basic RAM and peripheral address spaces. This functionality maps each 32-bit
word of the aliased address space to a unique bit in the underlying RAM or peripheral
address space to support single-bit insert and extract operations from the processor.
Table 5-1. System Memory Map
System 32-bit Byte Address Range
Destination Slave
Access
0x0000_0000–0x0003_FFFF
256K Program Flash and read only data All Masters
0x0004_0000–0x01FF_BFFF
Reserved
-
0x1FFF_C000–0x1FFF_FFFF
TCRAM Lower (16K)
All Masters
0x2000_0000–0x2000_3FFF
TCRAM Upper (16K)
All Masters
0x2000_4000–0x21FF_FFFF
Reserved
–
0x2200_0000–0x23FF_FFFF
Aliased to SRAM_U bitband
Cortex-M4 core only
0x2400_0000–0x2FFF_FFFF
Reserved
–
0x3000_0000–0x33FF_FFFF
Program Flash and Read only data
Cortex M4 core only
0x3400_0000–0x3FFF_FFFF
Reserved
–
0x4000_0000–0x4007_FFFF
Bitband region for peripheral bridge 0
(AIPS-Lite0)
All Masters
0x4008_0000–0x400F_EFFF
Reserved
–
0x400F_F000–0x400F_FFFF
Bitband region for general purpose input/
output (GPIO)
All Masters
0x4010_0000–0x41FF_FFFF
Reserved
–
0x4200_0000–0x43FF_FFFF
Aliased to peripheral bridge (AIPS-Lite)
and general purpose input/output (GPIO)
bitband
Cortex-M4 core only
0x4400_0000–0xDFFF_FFFF
Reserved
-
0xE000_0000–0xE00F_FFFF
Private Peripherals
Cortex-M4 core only
0xE010_0000 - 0xFFFF_FFFF
Reserved
-
5.3 Peripheral Memory Map
The peripheral memory map is accessible via one slave port on the crossbar in the
0x4000_0000–0x4007_FFFF region. The device implements one peripheral bridge that
defines a 512 KB address space.
AIPS 0 is located on slave port 2, the address space is 0x4000_0000–0x4007_7FFF. For
programming model accesses via the peripheral bridges, there is generally only a small
range within the 4 KB slots that is implemented. Accessing an address that is not
implemented in the peripheral results in a transfer error termination.
Peripheral Memory Map
KV4x Reference Manual, Rev. 2, 02/2015
90
Preliminary
Freescale Semiconductor, Inc.
Summary of Contents for freescale KV4 Series
Page 2: ...KV4x Reference Manual Rev 2 02 2015 2 Preliminary Freescale Semiconductor Inc...
Page 60: ...KV4x Reference Manual Rev 2 02 2015 60 Preliminary Freescale Semiconductor Inc...
Page 128: ...Debug Security KV4x Reference Manual Rev 2 02 2015 128 Preliminary Freescale Semiconductor Inc...
Page 138: ...Boot KV4x Reference Manual Rev 2 02 2015 138 Preliminary Freescale Semiconductor Inc...
Page 1358: ...KV4x Reference Manual Rev 2 02 2015 1358 Preliminary Freescale Semiconductor Inc...