
PDB memory map
Absolute
address
(hex)
Register name
Width
(in bits)
Access Reset value
Section/
page
4003_1000 Status and Control register (PDB1_SC)
32
R/W
0000_0000h
4003_1004 Modulus register (PDB1_MOD)
32
R/W
0000_FFFFh
4003_1008 Counter register (PDB1_CNT)
32
R
0000_0000h
4003_100C Interrupt Delay register (PDB1_IDLY)
32
R/W
0000_FFFFh
4003_1010 Channel n Control register 1 (PDB1_CH0C1)
32
R/W
0000_0000h
4003_1014 Channel n Status register (PDB1_CH0S)
32
R/W
0000_0000h
4003_1018 Channel n Delay 0 register (PDB1_CH0DLY0)
32
R/W
0000_0000h
4003_101C Channel n Delay 1 register (PDB1_CH0DLY1)
32
R/W
0000_0000h
4003_1020 Channel n Delay 2 register (PDB1_CH0DLY2)
32
R/W
0000_0000h
4003_1024 Channel n Delay 3 register (PDB1_CH0DLY3)
32
R/W
0000_0000h
4003_1150 DAC Interval Trigger n Control register (PDB1_DACINTC0)
32
R/W
0000_0000h
4003_1154 DAC Interval n register (PDB1_DACINT0)
32
R/W
0000_0000h
4003_1190 Pulse-Out n Enable register (PDB1_POEN)
32
R/W
0000_0000h
4003_1194 Pulse-Out n Delay register (PDB1_PO0DLY)
32
R/W
0000_0000h
4003_1198 Pulse-Out n Delay register (PDB1_PO1DLY)
32
R/W
0000_0000h
4003_119C Pulse-Out n Delay register (PDB1_PO2DLY)
32
R/W
0000_0000h
4003_11A0 Pulse-Out n Delay register (PDB1_PO3DLY)
32
R/W
0000_0000h
4003_6000 Status and Control register (PDB0_SC)
32
R/W
0000_0000h
4003_6004 Modulus register (PDB0_MOD)
32
R/W
0000_FFFFh
4003_6008 Counter register (PDB0_CNT)
32
R
0000_0000h
4003_600C Interrupt Delay register (PDB0_IDLY)
32
R/W
0000_FFFFh
4003_6010 Channel n Control register 1 (PDB0_CH0C1)
32
R/W
0000_0000h
4003_6014 Channel n Status register (PDB0_CH0S)
32
R/W
0000_0000h
4003_6018 Channel n Delay 0 register (PDB0_CH0DLY0)
32
R/W
0000_0000h
4003_601C Channel n Delay 1 register (PDB0_CH0DLY1)
32
R/W
0000_0000h
4003_6020 Channel n Delay 2 register (PDB0_CH0DLY2)
32
R/W
0000_0000h
4003_6024 Channel n Delay 3 register (PDB0_CH0DLY3)
32
R/W
0000_0000h
4003_6150 DAC Interval Trigger n Control register (PDB0_DACINTC0)
32
R/W
0000_0000h
4003_6154 DAC Interval n register (PDB0_DACINT0)
32
R/W
0000_0000h
Table continues on the next page...
Chapter 38 Programmable Delay Block (PDB)
KV4x Reference Manual, Rev. 2, 02/2015
Freescale Semiconductor, Inc.
Preliminary
871
Summary of Contents for freescale KV4 Series
Page 2: ...KV4x Reference Manual Rev 2 02 2015 2 Preliminary Freescale Semiconductor Inc...
Page 60: ...KV4x Reference Manual Rev 2 02 2015 60 Preliminary Freescale Semiconductor Inc...
Page 128: ...Debug Security KV4x Reference Manual Rev 2 02 2015 128 Preliminary Freescale Semiconductor Inc...
Page 138: ...Boot KV4x Reference Manual Rev 2 02 2015 138 Preliminary Freescale Semiconductor Inc...
Page 1358: ...KV4x Reference Manual Rev 2 02 2015 1358 Preliminary Freescale Semiconductor Inc...