![NXP Semiconductors freescale KV4 Series Reference Manual Download Page 713](http://html1.mh-extra.com/html/nxp-semiconductors/freescale-kv4-series/freescale-kv4-series_reference-manual_1721789713.webp)
normal mode. For example, if the STOP bit is set to one and the processor writes to
RSLT5, the data written to the RSLT5 is multiplexed to the ADC digital logic inputs,
processed, and stored into RSLT5 as if the analog core had provided the data. This test
data must be justified, as illustrated by the RSLT register definition and does not include
the sign bit.
ADC
Analog
Core
12-bit
OFFST
RSLT7-0
LOLIM
Zero Crossing Logic
IRQ
Logic
IRQ
End of Conversion
12-bit
RSLT15-8
CTRL1
STOP bit = 1
HILIM
13-bit
12-bit
Test Data
(From CPU)
Figure 34-99. Result Register Data Manipulation
34.5.4 Sequential Versus Parallel Sampling
All scan modes use the sixteen sample slots in the CLIST1–4 registers. The slots are used
to define which input or differential pair to measure at each step in a scan sequence. The
SDIS register defines which sample slots are enabled. Input pairs ANA0/1, ANA2/3,
ANA4/5, ANA6/7, ANB0/1, ANB2/3, ANB4/5, and ANB6/7 can be set to be measured
differentially using the CHNCFG field. If a sample refers to an input that is not
configured as a member of a differential pair, a single-ended measurement is made. If a
sample refers to either member of a differential pair, a differential measurement is made.
Scan are either sequential or parallel. In sequential scans, up to sixteen sample slots are
sampled one at a time in order, SAMPLE [0:15]. Each sample refers to any of the sixteen
analog inputs ANA0–ANB7, so the same input can be referenced by more than one
sample slot. All samples have the full functionality of offset subtraction and high/low
limit compare. Scanning is initiated when the CTRL1 [START0] bit is written with a 1 or
when the CTRL1[SYNC0] bit is set and the SYNC0 input goes high. A scan ends when
the first disabled sample slot is encountered per the SDIS register. Completion of the scan
triggers the STAT[EOSI0] interrupt if the CTRL1[EOSIEN0] interrupt enable is set. If
Chapter 34 12-bit Cyclic Analog-to-Digital Converter (ADC)
KV4x Reference Manual, Rev. 2, 02/2015
Freescale Semiconductor, Inc.
Preliminary
713
Summary of Contents for freescale KV4 Series
Page 2: ...KV4x Reference Manual Rev 2 02 2015 2 Preliminary Freescale Semiconductor Inc...
Page 60: ...KV4x Reference Manual Rev 2 02 2015 60 Preliminary Freescale Semiconductor Inc...
Page 128: ...Debug Security KV4x Reference Manual Rev 2 02 2015 128 Preliminary Freescale Semiconductor Inc...
Page 138: ...Boot KV4x Reference Manual Rev 2 02 2015 138 Preliminary Freescale Semiconductor Inc...
Page 1358: ...KV4x Reference Manual Rev 2 02 2015 1358 Preliminary Freescale Semiconductor Inc...