
• Optionally determine the bit timing parameters: EPROPSEG, EPSEG1,
EPSEG2, ERJW
• Determine the bit rate by programming the PRESDIV field and optionally the
EPRESDIV field
• Determine the internal arbitration mode (LBUF bit)
• Initialize the Message Buffers
• The Control and Status word of all Message Buffers must be initialized
• If Rx FIFO was enabled, the ID filter table must be initialized
• Other entries in each Message Buffer should be initialized as required
• Initialize the Rx Individual Mask Registers (CAN_RXIMRn)
• Set required interrupt mask bits in the CAN_IMASK Registers (for all MB
interrupts), in CAN_MCR Register for Wake-Up interrupt and in CAN_CTRL1 /
CAN_CTRL2 Registers (for Bus Off and Error interrupts)
• Negate the HALT bit in CAN_MCR
After the last step listed above, FlexCAN attempts to synchronize to the CAN bus.
Chapter 43 Flex Controller Area Network (FlexCAN)
KV4x Reference Manual, Rev. 2, 02/2015
Freescale Semiconductor, Inc.
Preliminary
1167
Summary of Contents for freescale KV4 Series
Page 2: ...KV4x Reference Manual Rev 2 02 2015 2 Preliminary Freescale Semiconductor Inc...
Page 60: ...KV4x Reference Manual Rev 2 02 2015 60 Preliminary Freescale Semiconductor Inc...
Page 128: ...Debug Security KV4x Reference Manual Rev 2 02 2015 128 Preliminary Freescale Semiconductor Inc...
Page 138: ...Boot KV4x Reference Manual Rev 2 02 2015 138 Preliminary Freescale Semiconductor Inc...
Page 1358: ...KV4x Reference Manual Rev 2 02 2015 1358 Preliminary Freescale Semiconductor Inc...