![NXP Semiconductors freescale KV4 Series Reference Manual Download Page 204](http://html1.mh-extra.com/html/nxp-semiconductors/freescale-kv4-series/freescale-kv4-series_reference-manual_1721789204.webp)
SIM_MISCTRL2 field descriptions (continued)
Field
Description
23
SYNCCMP3SAMPLEWIN
Synchronize XBARA's output for CMP3's Sample/Window Input with flash/slow clock
This field controls the synchronizer between XBARA's output and CMP3's sample/window input.
NOTE: Set this bit if the CMP3's sample/window input isn't from flash/slow peripherials through
xbar.
0 Disable, bypass synchronizer.
1 Enable.
22
SYNCCMP2SAMPLEWIN
Synchronize XBARA's output for CMP2's Sample/Window Input with flash/slow clock
This field controls the synchronizer between XBARA's output and CMP2's sample/window input.
NOTE: Set this bit if the CMP2's sample/window input isn't from flash/slow peripherials through
xbar.
0 Disable, bypass synchronizer.
1 Enable.
21
SYNCCMP1SAMPLEWIN
Synchronize XBARA's output for CMP1's Sample/Window Input with flash/slow clock
This field controls the synchronizer between XBARA's output and CMP1's sample/window input.
NOTE: Set this bit if the CMP1's sample/window input isn't from flash/slow peripherials through
xbar.
0 Disable, bypass synchronizer.
1 Enable.
20
SYNCCMP0SAMPLEWIN
Synchronize XBARA's output for CMP0's Sample/Window Input with flash/slow clock
This field controls the synchronizer between XBARA's output and CMP0's sample/window input.
NOTE: Set this bit if the CMP0's sample/window input isn't from flash/slow peripherials through
xbar.
0 Disable, bypass synchronizer.
1 Enable.
19–18
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
17
SYNCEWMIN
Synchronize XBARA's output for EWM's ewm_in with flash/slow clock
This field controls the synchronizer between XBARA's output and EWM's ewm_in input.
NOTE: Set this bit if the EWM's ewm_in isn't from flash/slow peripherials through xbar.
0 Disable, bypass synchronizer.
1 Enable.
16
SYNCDACHWTRIG
Synchronize XBARA's output for DAC Hardware Trigger with flash/slow clock
This field controls the synchronizer between XBARA's output and DAC hardware trigger.
NOTE: Set this bit if the DAC hardware trigger isn't from flash/slow peripherials through xbar.
0 Disable, bypass synchronizer.
1 Enable.
Table continues on the next page...
Memory map and register definition
KV4x Reference Manual, Rev. 2, 02/2015
204
Preliminary
Freescale Semiconductor, Inc.
Summary of Contents for freescale KV4 Series
Page 2: ...KV4x Reference Manual Rev 2 02 2015 2 Preliminary Freescale Semiconductor Inc...
Page 60: ...KV4x Reference Manual Rev 2 02 2015 60 Preliminary Freescale Semiconductor Inc...
Page 128: ...Debug Security KV4x Reference Manual Rev 2 02 2015 128 Preliminary Freescale Semiconductor Inc...
Page 138: ...Boot KV4x Reference Manual Rev 2 02 2015 138 Preliminary Freescale Semiconductor Inc...
Page 1358: ...KV4x Reference Manual Rev 2 02 2015 1358 Preliminary Freescale Semiconductor Inc...