
37.4.24 Deadtime Count Register 1 (PWMA_SMnDTCNT1)
Deadtime operation applies only to complementary channel operation. The values written
to the DTCNTx registers are in terms of IPBus clock cycles regardless of the setting of
CTRL[PRSC] and/or CTRL2[CLK_SEL]. Reset sets the deadtime count registers to a
default value of 0x07FF, selecting a deadtime of 2047 IPBus clock cycles. The DTCNTx
registers are not byte accessible.
Address: 4003_3000h base + 32h (96d × i), where i=0d to 3d
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Read
Write
Reset
0
0
0
0
0
1
1
1
1
1
1
1
1
1
1
1
PWMA_SMnDTCNT1 field descriptions
Field
Description
15–11
Reserved
This field is reserved.
This read-only field is reserved and always has the value 0.
DTCNT1
Deadtime Count Register 1
The DTCNT1 field is used to control the deadtime during 0 to 1 transitions of the complementary PWM_B
output.
37.4.25 Capture Control A Register (PWMA_SMnCAPTCTRLA)
Address: 4003_3000h base + 34h (96d × i), where i=0d to 3d
Bit
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
Read
Write
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
PWMA_SMnCAPTCTRLA field descriptions
Field
Description
15–13
CA1CNT
Capture A1 FIFO Word Count
Table continues on the next page...
Memory Map and Registers
KV4x Reference Manual, Rev. 2, 02/2015
802
Preliminary
Freescale Semiconductor, Inc.
Summary of Contents for freescale KV4 Series
Page 2: ...KV4x Reference Manual Rev 2 02 2015 2 Preliminary Freescale Semiconductor Inc...
Page 60: ...KV4x Reference Manual Rev 2 02 2015 60 Preliminary Freescale Semiconductor Inc...
Page 128: ...Debug Security KV4x Reference Manual Rev 2 02 2015 128 Preliminary Freescale Semiconductor Inc...
Page 138: ...Boot KV4x Reference Manual Rev 2 02 2015 138 Preliminary Freescale Semiconductor Inc...
Page 1358: ...KV4x Reference Manual Rev 2 02 2015 1358 Preliminary Freescale Semiconductor Inc...