ST10R272L - REGISTER SET
287/320
FE40h
T2
20h
GPT1 Timer 2 Register
0000h
FE42h
T3
21h
GPT1 Timer 3 Register
0000h
FE44h
T4
22h
GPT1 Timer 4 Register
0000h
FE46h
T5
23h
GPT2 Timer 5 Register
0000h
FE48h
T6
24h
GPT2 Timer 6 Register
0000h
FE4Ah
CAPREL
25h
GPT2 Capture/Reload Register
0000h
FE5Ch
MAL
2Eh
MAC Unit Accumulator - Low Word
0000h
FE5Eh
MAH
2Fh
MAC Unit Accumulator - High Word
0000h
FEAEh
WDT
57h
Watchdog Timer Register (read only)
0000h
FEB0h
S0TBUF
58h
Serial Channel 0 transmit buffer register (wr only)
00h
FEB2h
S0RBUF
59h
Serial Channel 0 receive buffer reg. (rd only)
XXh
FEB4h
S0BG
5Ah
Serial Channel 0 baud rate generator reload reg
0000h
FEC0h
PECC0
60h
PEC Channel 0 Control Register
0000h
FEC2h
PECC1
61h
PEC Channel 1 Control Register
0000h
FEC4h
PECC2
62h
PEC Channel 2 Control Register
0000h
FEC6h
PECC3
63h
PEC Channel 3 Control Register
0000h
FEC8h
PECC4
64h
PEC Channel 4 Control Register
0000h
FECAh
PECC5
65h
PEC Channel 5 Control Register
0000h
FECCh
PECC6
66h
PEC Channel 6 Control Register
0000h
FECEh
PECC7
67h
PEC Channel 7 Control Register
0000h
FF00h
P0L
b
80h
Port 0 Low Register (Lower half of PORT0)
00h
FF02h
P0H
b
81h
Port 0 High Register (Upper half of PORT0)
00h
FF04h
P1L
b
82h
Port 1 Low Register (Lower half of PORT1)
00h
FF06h
P1H
b
83h
Port 1 High Register (Upper half of PORT1)
00h
Physical
Address
Name
8-Bit
Address
Description
Reset
Value
Table 47 Special functional registers ordered by address