
ST10R272L - EXTERNAL BUS INTERFACE
166/320
BUSCON0 (FF0Ch / 86h)
SFR
Reset Value: 0XX0h
BUSCON1 (FF14h / 8Ah)
SFR
Reset Value: 0000h
BUSCON2 (FF16h / 8Bh)
SFR
Reset Value: 0000h
BUSCON2 (FF18h / 8Bh)
SFR
Reset Value: 0000h
BUSCON4 (FF1Ah / 8Dh)
SFR
Reset Value: 0000h
)
Bit
Function
MCTCx
Memory Cycle Time Control (Number of memory cycle time wait states)
0 0 0 0: 15 waitstates (Number = 15 - <MCTC>)
. . .
1 1 1 1: No waitstates
RWDCx
Read/Write Delay Control for BUSCONx
‘0’: With read/write delay: activate command 1 TCL after falling edge of ALE
‘1’: No read/write delay: activate command with falling edge of ALE
MTT
C0
RWD
C0
RDY
EN0
5
4
3
2
1
0
11
10
9
8
7
6
15
14
13
12
rw
-
rw
rw
rw
rw
CSW
EN0
-
BUS
ACT0
rw
ALE
CTL0
-
-
rw
rw
CSR
EN0
rw
RDY
POL0
rw
MCTC
BTYP
MTT
C1
RWD
C1
RDY
EN1
5
4
3
2
1
0
11
10
9
8
7
6
15
14
13
12
rw
-
rw
rw
rw
rw
CSW
EN1
-
BUS
ACT1
rw
ALE
CTL1
-
-
rw
rw
CSR
EN1
rw
RDY
POL1
rw
MCTC
BTYP
MTT
C2
RWD
C2
RDY
EN2
5
4
3
2
1
0
11
10
9
8
7
6
15
14
13
12
rw
-
rw
rw
rw
rw
CSW
EN2
-
BUS
ACT2
rw
ALE
CTL2
-
-
rw
rw
CSR
EN2
rw
RDY
POL2
rw
MCTC
BTYP
MTT
C3
RWD
C3
RDY
EN3
5
4
3
2
1
0
11
10
9
8
7
6
15
14
13
12
rw
-
rw
rw
rw
rw
CSW
EN3
-
BUS
ACT3
rw
ALE
CTL3
-
-
rw
rw
CSR
EN3
rw
RDY
POL3
rw
MCTC
BTYP
MTT
C4
RWD
C4
RDY
EN4
5
4
3
2
1
0
11
10
9
8
7
6
15
14
13
12
rw
-
rw
rw
rw
rw
CSW
EN4
-
BUS
ACT4
rw
ALE
CTL4
-
-
rw
rw
CSR
EN4
rw
RDY
POL4
rw
MCTC
BTYP