ST10R272L - REGISTER SET
282/320
P2
b
FFC0h
E0h
Port 2 Register (4 bits)
-0--h
P3
b
FFC4h
E2h
Port 3 Register
0000h
P4
b
FFC8h
E4h
Port 4 Register (8 bits)
00h
P5
b
FFA2h
D1h
Port 5 Register (read only)
XXXXh
P6
b
FFCCh
E6h
Port 6 Register (8 bits)
00h
P7
b
FFD0h
E8h
Port 7Register (4 bits)
-0h
PECC0
FEC0h
60h
PEC Channel 0 Control Register
0000h
PECC1
FEC2h
61h
PEC Channel 1 Control Register
0000h
PECC2
FEC4h
62h
PEC Channel 2 Control Register
0000h
PECC3
FEC6h
63h
PEC Channel 3 Control Register
0000h
PECC4
FEC8h
64h
PEC Channel 4 Control Register
0000h
PECC5
FECAh
65h
PEC Channel 5 Control Register
0000h
PECC6
FECCh
66h
PEC Channel 6 Control Register
0000h
PECC7
FECEh
67h
PEC Channel 7 Control Register
0000h
PP3
F03Eh
E
1Fh
PWM Module Period Register 3
0000h
PSW
b
FF10h
88h
CPU Program Status Word
0000h
PW3
FE36h
1Bh
PWM Module Pulse Width Register 3
0000h
PWMCON0 b
FF30h
98h
PWM Module Control Register 0
0000h
PWMCON1 b
FF32h
99h
PWM Module Control Register 1
0000h
PWMIC
b
F17Eh
E
BFh
PWM Module Interrupt Control Register
0000h
QR0
F004h
E
02h
MAC Unit Offset Register R0 (8 bits)
00h
QR1
F006h
E
03h
MAC Unit Offset Register R1 (8 bits)
00h
QX0
F000h
E
00h
MAC Unit Offset Register X0 (8 bits)
00h
QX1
F002h
E
01h
MAC Unit Offset Register X1 (8 bits)
00h
Name
Physical
Address
8-Bit
Address
Description
Reset
Value
Table 46 Special functional registers ordered by name