MPC563XM Reference Manual, Rev. 1
996
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
Figure 24-22. EQADC SSI Control Register (EQADC_SSICR)
MDT[0:2] — Minimum Delay after Transmission
MDT field defines the minimum delay after transmission time (t
MDT
) expressed in serial clock (FCK)
periods. t
MDT
is minimum time SDS should be kept negated between two consecutive serial
transmissions.
lists the minimum delay after transfer time according to how MDT is set.
NOTE:
The MDT field must only be written when the serial transmissions from the EQADC
SSI are disabled - See ESSIE field in
Section 24.5.2.1, “EQADC Module
Configuration Register (EQADC_MCR)
BR[0:3] — Baud Rate Field
The BR field selects system clock divide factor as shown in
. The baud clock is calculated by
dividing the system clock by the clock divide factor specified with the BR field.
NOTE:
The BR field must only be written when the EQADC SSI is disabled - See ESSIE field
in
Section 24.5.2.1, “EQADC Module Configuration Register (EQADC_MCR)
.
Register address: EQA0x0B4
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
0
0
MDT
0
0
0
0
BR
W
RESET:
0
0
0
0
0
1
1
1
0
0
0
0
1
1
1
1
= Unimplemented or Reserved
Table 24-11. Minimum Delay After Transmission (t
MDT
) Time
MDT
t
MDT
(FCK period)
0b000
1
0b001
2
0b010
3
0b011
4
0b100
5
0b101
6
0b110
7
0b111
8