MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
133
Preliminary—Subject to Change Without Notice
Both the DMA error indicator and this error interrupt enable flag must be asserted before an error interrupt
request for a given channel is asserted. See
Figure 7-5. DMA Enable Error Interrupt (DMAEEIH, DMAEEIL) Registers
Table 7-6. DMA Enable Error Interrupt (DMAEEIH, DMAEEIL) Field Descriptions
7.3.1.5
DMA Set Enable Request (DMASERQ)
The DMASERQ register provides a simple memory-mapped mechanism to set a given bit in the
DMAERQ{H,L} registers to enable the DMA request for a given channel. The data value on a register
write causes the corresponding bit in the DMAERQ{H,L} register to be set. A data value of 64 to 127
(regardless of the number of implemented channels) provides a global set function, forcing the entire
Register address: DMA_ 0x0010 (DMAEEIH), +0x0014 (DMAEEIL)
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
EEI6
3
EEI6
2
EEI6
1
EEI6
0
EEI5
9
EEI5
8
EEI5
7
EEI5
6
EEI5
5
EEI5
4
EEI5
3
EEI5
2
EEI5
1
EEI5
0
EEI4
9
EEI4
8
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
EEI4
7
EEI4
6
EEI4
5
EEI4
4
EEI4
3
EEI4
2
EEI4
1
EEI4
0
EEI3
9
EEI3
8
EEI3
7
EEI3
6
EEI3
5
EEI3
4
EEI3
3
EEI3
2
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
EEI3
1
EEI3
0
EEI2
9
EEI2
8
EEI2
7
EEI2
6
EEI2
5
EEI2
4
EEI2
3
EEI2
2
EEI2
1
EEI2
0
EEI1
9
EEI1
8
EEI1
7
EEI1
6
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
EEI1
5
EEI1
4
EEI1
3
EEI1
2
EEI1
1
EEI1
0
EEI0
9
EEI0
8
EEI0
7
EEI0
6
EEI0
5
EEI0
4
EEI0
3
EEI0
2
EEI0
1
EEI0
0
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
= Unimplemented
Name
Description
Value
EEIn,
n = 0,... 15
n = 0,... 31
n = 0,... 63
Enable Error Interrupt n
0 The error signal for channel n does not generate
an error interrupt.
1 The assertion of the error signal for channel n
generate an error interrupt request.