![Freescale Semiconductor MPC5632M Manual Download Page 784](http://html.mh-extra.com/html/freescale-semiconductor/mpc5632m/mpc5632m_manual_2330659784.webp)
MPC563XM Reference Manual, Rev. 1
784
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
by the coherent parameter transfer mechanisms described in
Section 23.4.4, “Parameter Sharing and
Figure 23-33. SPRAM Organization Example
Single-engine eTPU or dual eTPU system may require less parameters than the maximum number
provided by the SPRAM. Since the SPRAM partition is fully dynamic, there is no limitation of fixed
channel addresses, and the reduced array can be fully utilized.
eTPU 2
eTPU 1
SPRAM
0x000
ETPUC0CR[CPBA]->0x014
ETPUC1CR[CPBA]->0x018
ETPUC2CR[CPBA]->0x168
ETPUC3CR[CPBA]->0x172
ETPUC30CR[CPBA]->0x180
ETPUC31CR[CPBA]->0x16E
ETPU2 Channel 3 Parameters
ETPU2 Channel 0 Parameters
ETPU1 Channel 0 Parameters
ETPU1 Channel 1 Parameters
ETPU2 Channel 30 Parameters
ETPU2 Channel 2 Parameters
ETPU1 Channel 2 Parameters
ETPU1 Channel 31 Parameters
ETPU1 Channel 3 Parameters
ETPU1 Channel 30 Parameters
ETPU2 Channel 31 Parameters
0x200
Real Parameter Number
0x014
0x020
0x028
0x030
0x2A0
0x2C0
0x1B0
0x2D0
0x2DC
0x2E4
0x300
Host Parameter Offset
0x000
0x800
0x050
0x080
0x0A0
0x0C0
0xA80
0xB00
0x6C0
0xB40
0xB70
0xB90
0xC00
HOST
ETPU2 Channel 1 Parameters
Parameters 0x000 - 0x07F can
be used as “shared pool” for
eTPU absolute addressing mode.
0x3FF
0xFFC
ETPUC0CR[CPBA]->0x010
ETPUC1CR[CPBA]->0x150
ETPUC2CR[CPBA]->0x160
ETPUC3CR[CPBA]->0x00A
ETPUC30CR[CPBA]->0x100
ETPUC31CR[CPBA]->0x0D8