MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
753
Preliminary—Subject to Change Without Notice
23.3.6
Global Channel Registers
The registers in this section group, by type, the interrupt status and enable bits from all the channels. This
organization eases management of all channels or groups of channels by a single interrupt handler routine.
These bits, except the service and watchdog status, are mirrored in the individual channel registers,
grouped by channel.
23.3.6.1
ETPUCISR - eTPU Channel Interrupt Status Register
Host interrupt status (see
Section 23.4.2.2, “Interrupts and Data Transfer Requests
) from all channels are
grouped in ETPUCISR. Their bits are mirrored from the Channel Status/Control registers (see
Section 23.3.7, “Channel Configuration and Control Registers
) and Host must write 1 to clear a status bit.
Figure 23-15. ETPUCISR Register
CISx — Channel x Interrupt Status
1 = indicates that channel x has a pending interrupt to the Host CPU.
0 = indicates that channel x has no pending interrupt to the Host CPU.
CICx — Channel x Interrupt Clear
1 = clear interrupt status bit.
0 = keep interrupt status bit unaltered.
For details about interrupts see
Section 23.4.9.3.10, “Channel Interrupt and Data Transfer Requests
eTPU 1: Base + 0x200 / eTPU 2: Base + 0x204
31
30
29
28
27
26
25
24
23
22
21
20
19
18
17
16
R
CIS3
1
CIS3
0
CIS2
9
CIS2
8
CIS2
7
CIS2
6
CIS2
5
CIS2
4
CIS2
3
CIS2
2
CIS2
1
CIS2
0
CIS1
9
CIS1
8
CIS1
7
CIS1
6
W
CIC3
1
CIC3
0
CIC2
9
CIC2
8
CIC2
7
CIC2
6
CIC2
5
CIC2
4
CIC2
3
CIC2
2
CIC2
1
CIC2
0
CIC1
9
CIC1
8
CIC1
7
CIC1
6
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1
0
R
CIS1
5
CIS1
4
CIS1
3
CIS1
2
CIS1
1
CIS1
0
CIS9
CIS8
CIS7
CIS6
CIS5
CIS4
CIS3
CIS2
CIS1
CIS0
W
CIC1
5
CIC1
4
CIC1
3
CIC1
2
CIC1
1
CIC1
0
CIC9
CIC8
CIC7 CIC6 CIC5 CIC4 CIC3 CIC2
CIC1 CIC0
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0