MPC563XM Reference Manual, Rev. 1
652
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
FLAGCAP — FLAG Capture Event bit
The FLAGCAP Flag indicates that a capture event has occurred, thus triggering a time base capture
into the T24CAPA register. The very first capture after coming out from Disable to Wheel Speed mode
is not indicated through FLAGCAP since data within T24CAPA and T24CAPB may be not coherent.
The FLAGCAP flag is cleared if the Status register is written with the FLAGCAPC bit set. It is cleared
also if the EMIOSWSCAEC register is accessed for read in Wheel Speed mode out of freeze state (byte
enables in EMIOSWSCAEC register accesses are ignored for this purpose). If when attempting to
clear the FLAGCAP flag a new capture event occurs at the same time, then the flag remains set
indicating that a new time base value was captured into the T24CAPA register. The OVRCAP flag will
not be set in this case.
1 = Capture event detected
0 = Capture event not detected
FLAGPW — FLAG Pulse Width Capture Event bit
The FLAGPW indicates that a Capture Event occurred in the pulse width detection logic. A capture
event is defined as an edge in the input signal which had propagated through the channel input filter
and validated by the edge selection logic. The FLAGPW flag is cleared if the Status register is written
with the FLAGPWC bit set. It is cleared also if the EMIOSWSPW register is accessed for read in
Wheel Speed mode out of freeze state (byte enables in EMIOSWSPW register accesses are ignored for
this purpose). If when attempting to clear the FLAGPW flag a new event occurs at the same time, then
the flag remains set indicating that a new capture event had occurred.
1 = Capture event detected
0 = Capture event not detected
FLAGECO — FLAG Event Counter Overflow bit
The FLAGECO bit is set when the Event Counter register overflows. The FLAGECO flag is cleared
if the Status register is written with the FLAGECOC bit set. It is cleared also if the EMIOSWSCAEC
register is accessed for read in Wheel Speed mode out of freeze state (byte enables in
EMIOSWSCAEC register accesses are ignored for this purpose). If when attempting to clear the
FLAGECO flag a new overflow on Event Counter occurs then the flag remains set to indicate it.
1 = FLAGECO set event has occurred
0 = No overflow
FLAGCE — FLAG Compare Event bit
The FLAGCE bit is set when the Event Counter matches the Event Data register triggering a capture
into the T24CAPEV register. The FLAGCE flag is cleared if the Status register is written with the
FLAGCEC bit set. It is cleared also if the EMIOSWSEV register is accessed for write in Wheel Speed
mode out of freeze state (byte enables in EMIOSWSEV register accesses are ignored for this purpose).
If when attempting to clear the FLAGCE flag a new match occurs between the Event Counter and the
Event Data register then the flag remains set indicating that a new match had occurred.
1 = FLAGC set event has occurred
0 = No overflow
To see in detail the precedence of events that set and clear flags and overruns go to