![Freescale Semiconductor MPC5632M Manual Download Page 340](http://html.mh-extra.com/html/freescale-semiconductor/mpc5632m/mpc5632m_manual_2330659340.webp)
MPC563XM Reference Manual, Rev. 1
340
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
NOTE
In some cases, CS remains asserted during this dead cycle, such as the cases
of back-to-back writes or read-after-write to the same chip-select. See
Besides this dead cycle, in most cases, back-to-back accesses on the external bus do not cause any change
in the timing from that shown in the previous diagrams, and the two transactions are independent of each
other. The only exceptions to this are listed below:
•
Back-to-back accesses where the first access ends with an externally-driven TA or TEA. In these
cases, an extra cycle is required between the end of the first access and the TS assertion of the
second access. See
Section 13.5.2.9, “Termination Signals Protocol
for more details.
The following diagrams show a few examples of back-to-back accesses on the external bus.