![Freescale Semiconductor MPC5632M Manual Download Page 957](http://html.mh-extra.com/html/freescale-semiconductor/mpc5632m/mpc5632m_manual_2330659957.webp)
MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
957
Preliminary—Subject to Change Without Notice
Chapter 24
Enhanced Queued Analog-to-Digital Converter (EQADC)
24.1
Information Specific to This Device
This section presents device-specific parameterization and customization information not specifically
referenced in the remainder of this chapter.
24.1.1
Device-Specific Features
•
On this device the channels 19, 20, 26, 29, 36 and 37 are not used and their inputs are tied to ground
(VSSA). Channel 38 is connected to channel 8 and channel 39 is connected to channel 10.
•
The Result FIFO Overflow Interrupt, the Command FIFO Underflow Interrupt, and the Command
FIFO Trigger Overrun Interrupt requests of ALL CFIFOs are ORed to generate single interrupt
request from the eQADC. This combined interrupt request is asserted whenever one of the
following 18 flags becomes asserted: RFOFx, CFUFx, and TORFx (assuming that all interrupts are
enabled).
24.1.2
Device-Specific Pin Configuration Features
The following eQADC pins are multiplexed and configuration of the corresponding Systems Integration
Unit (SIU) registers is necessary.
24.1.2.1
AN12/MA0/SDS
These pins are configured by setting the Pad Configuration Register 215 (SIU_PCR215) on the SIU.
NOTE
Attempts to convert the input voltage applied to this pin while the MA0 or
the SDS functions are selected will result in an undefined conversion result.
As this pin is also used by digital logic, it has reduced analog to digital
conversion accuracy when compared to the AN[0:11,16:39] analog input
pins.
24.1.2.2
AN13/MA1/SDO
These pins are configured by setting the Pad Configuration Register 216 (SIU_PCR216) on the SIU.
NOTE
Attempts to convert the input voltage applied to this pin while the MA1 or
the SDO functions are selected will result in an undefined conversion result.
As this pin is also used by digital logic, it has reduced analog to digital
conversion accuracy when compared to the AN[0:11,16:39] analog input
pins.