MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
1295
Preliminary—Subject to Change Without Notice
BUF31M
–
BUF0M — Buffer MB
i
Mask
Each bit enables or disables the respective FlexCAN Message Buffer (MB0 to MB31) Interrupt.
1 = The corresponding buffer Interrupt is enabled
0 = The corresponding buffer Interrupt is disabled
NOTE
Setting or clearing a bit in the IMASK1 Register can assert or negate an
interrupt request, if the corresponding IFLAG1 bit is set.
28.4.4.11 Interrupt Flags 2 Register (IFLAG2)
This register defines the flags for 32 Message Buffer interrupts. It contains one interrupt flag bit per buffer.
Each successful transmission or reception sets the corresponding IFLAG2 bit. If the corresponding
IMASK2 bit is set, an interrupt will be generated. The interrupt flag must be cleared by writing it to ‘1’.
Writing ‘0’ has no effect.
When the AEN bit in the MCR is set (Abort enabled), while the IFLAG2 bit is set for a MB configured as
Tx, the writing access done by CPU into the corresponding MB will be blocked.
Figure 28-13. Interrupt Flags 2 Register (IFLAG2)
BUF32I
–
BUF63I — Buffer MB
i
Interrupt
Each bit flags the respective FlexCAN Message Buffer (MB32 to MB63) interrupt.
1 = The corresponding buffer has successfully completed transmission or reception
0 = No such occurrence
28.4.4.12 Interrupt Flags 1 Register (IFLAG1)
This register defines the flags for 32 Message Buffer interrupts and FIFO interrupts. It contains one
interrupt flag bit per buffer. Each successful transmission or reception sets the corresponding IFLAG1 bit.
If the corresponding IMASK1 bit is set, an interrupt will be generated. The Interrupt flag must be cleared
by writing it to ‘1’. Writing ‘0’ has no effect.
When the AEN bit in the MCR is set (Abort enabled), while the IFLAG1 bit is set for a MB configured as
Tx, the writing access done by CPU into the corresponding MB will be blocked.
Base + $002C
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
BUF
63I
BUF
62I
BUF
61I
BUF
60I
BUF
59I
BUF
58I
BUF
57I
BUF
56I
BUF
55I
BUF
54I
BUF
53I
BUF
52I
BUF
51I
BUF
50I
BUF
49I
BUF
48I
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
BUF
47I
BUF
46I
BUF
45I
BUF
44I
BUF
43I
BUF
42I
BUF
41I
BUF
40I
BUF
39I
BUF
38I
BUF
37I
BUF
36I
BUF
35I
BUF
34I
BUF
33I
BUF
32I
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0