![Freescale Semiconductor MPC5632M Manual Download Page 594](http://html.mh-extra.com/html/freescale-semiconductor/mpc5632m/mpc5632m_manual_2330659594.webp)
MPC563XM Reference Manual, Rev. 1
594
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
19.4.2.2
STM Count Register (STM_CNT)
The STM Count Register (STM_CNT) holds the timer count value.
Table 19-3. STM_CNT Field Descriptions
19.4.2.3
STM Channel Control Register (STM_CCRn)
The STM Channel Control Register (STM_CCRn) has the enable bit for channel n of the timer.
Table 19-4. STM_CCRn Field Descriptions
Offset 0x004
Access: Read/Write
0
1
2
3
4
5
6
7
8
9
10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
R
CNT
W
Reset 0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 19-2. STM Count Register (STM_CNT)
Field
Description
CNT
Timer count value used as the time base for all channels. When enabled, the counter increments at the
rate of the system clock divided by the prescale value.
Offset 0x10+0x10*n
Access: Read/Write
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
CEN
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Figure 19-3. STM Channel Control Register (STM_CCRn)
Field
Description
CEN
Channel Enable.
0 = The channel is disabled.
1 = The channel is enabled.