![Freescale Semiconductor MPC5632M Manual Download Page 316](http://html.mh-extra.com/html/freescale-semiconductor/mpc5632m/mpc5632m_manual_2330659316.webp)
MPC563XM Reference Manual, Rev. 1
316
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
13.4.1
Register Descriptions
NOTE
Other than the exceptions noted below, EBI registers must not be written
while a transaction to the EBI (from internal or external master) is in
progress (or within 2 CLKOUT cycles after a transaction has just
completed, to allow internal state machines to go IDLE). In those cases, the
behavior is undefined.
Exceptions that can be written while an EBI transaction is in progress:
- All bits in EBI_TESR
- SIZE, SIZEN fields in EBI_MCR
Section 13.6.1, “Booting from External Memory
information.
13.4.1.1
EBI Module Configuration Register (EBI_MCR)
Figure 13-2. EBI Module Configuration Register (EBI_MCR)
E0x40
EBI Calibration Base Register Bank 0 (EBI_CAL_BR0)
E0x44
EBI Calibration Option Register Bank 0 (EBI_CAL_OR0)
E0x48
EBI Calibration Base Register Bank 1 (EBI_CAL_BR1)
E0x4c
EBI Calibration Option Register Bank 1 (EBI_CAL_OR1)
E0x50
EBI Calibration Base Register Bank 2 (EBI_CAL_BR2)
E0x54
EBI Calibration Option Register Bank 2 (EBI_CAL_OR2)
E0x58
EBI Calibration Base Register Bank 3 (EBI_CAL_BR3)
E0x5c
EBI Calibration Option Register Bank 3 (EBI_CAL_OR3)
E0
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
SIZE
N
SIZE
0
0
0
0
0
0
0
0
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R ACG
E
EXT
M
EAR
B
EARP
0
0
0
0
MDI
S
0
0
0
D16_
31
AD_
MUX
DBM
W
RESET:
0
0
0
0
1
0
0
0
0
0
0
0
0
0
-
1
1
Reset value is device-specific. Refer to the device-specific SoC Guide for the reset value for a particular MCU.
= Unimplemented or Reserved
Table 13-7. EBI Address Map (continued)
Address
Use