MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
647
Preliminary—Subject to Change Without Notice
The EDPOLCAP bit acts combined with the EDSELCAP bit to select which edges trigger the
following events: load T24CAPA with the selected external counter bus value; load T24CAPB1 with
T24CAPA value; increment EVCNT counter; clear T16PWCNT counter depending on PWSWR and
PWREN states. See
.
1 = Either rising edge or none triggering
0 = Either falling or both edges triggering
MODE[] — Mode selection bits
The MODE[6:0] bits select the mode of operation of the Wheel Speed Channel according to
.
22.4.2.14 eMIOS200 WSC Control Register 2 (EMIOSWSC2[n])
EMIOSWSC2[n] address: WSC[n] base a $0C
Figure 22-15. eMIOS200 WSC Control Register 2 (EMIOSWSC2[n])
The EMIOSWSC2[n] register provides configuration control bits for the Wheel Speed Channel internal
logic. Although this register can be written whatever mode WSC is running, it is strongly recommended
that any change in the content of its fields, except for PWSWR and PWREN, be done only during Disable
mode, otherwise the results are unpredictable.
WSPRE[0:7] — Prescaler bits
Table 22-18. CAP Edge Detection Selection
EDSELCAP
EDPOLCAP
Edge detected
0
0
falling edge
0
1
rising edge
1
0
both edges
1
1
no edge (disable)
Table 22-19. WSC Mode bits
MODE[6:0]
mode of operation
0000000
Disable mode
1110000
Wheel Speed mode
others
Reserved
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
WSPRE[7:0]
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
PWS
WR
PWR
EN
0
0
0
EDS
ELP
W
EDP
OLP
W
0
0
FLAGSEL[4:0]
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
= Unimplemented or reserved