MPC563XM Reference Manual, Rev. 1
212
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
10.2.8.2
PFlash Access Protection Register (PFAPR)
The PFAPR controls the read or write access to the flash memory array.
lists the possible access protection privileges for each master.
shows the Master
ID number for each Master. For example, setting M2AP to 0b01 gives the eDMA read-only privileges
to the Flash array. See
Section 10.2.6.12, “Censorship
”, for information on how Flash Censorship can
affect accesses to the PFBAPR. See
Chapter 8, “Multi-Layer AHB Crossbar Switch (XBAR),”
for
more information on the Crossbar.
3
This APC/RWSC/WWSC combination requires setting the flash MCR register bit
PRD=1.
FLASH_REG 0x20
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
M3AP
M2AP
M1AP
M0AP
W
RESET:
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
1
= Unimplemented or Reserved
Table 10-6. PFlash Access Protection Register (PFAPR)
Table 10-7. PFAPR Field Descriptions
Field
Description
MxAP
Master x Access Protection
These fields determine the Flash array access protection for the Masters on the Crossbar.
Table 10-8. Master n Access Protection Configurations
MxAP
Access Privileges
00
No accesses may be performed by this master
01
Only read accesses may be performed by this master
10
Only write accesses may be performed by this master
11
Both read and write accesses may be performed by this master