MPC563XM Reference Manual, Rev. 1
516
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
16.9.13.45 Pad Configuration Register 183 (SIU_PCR183)
The SIU_PCR183 register controls the function, direction, and static electrical attributes of the
eMIOS[4]_eTPU_A[4]_GPIO[183] pin. This register allows selection of the eTPU_A and GPIO
functions.
Figure 16-61. eMIOS[4]_eTPU_A[4]_GPIO[183] Pad Configuration Register (SIU_PCR183)
16.9.13.46 Pad Configuration Register 187 - 188 (SIU_PCR187 - SIU_PCR188)
The SIU_PCR187 - SIU_PCR188 registers control the functions, directions, and static electrical attributes
of the eMIOS[8:9]_eTPU_A[8:9]_GPIO[187:188] pins. Both the input and output functions of
eMIOS[8:9], and only the output channels of eTPU_A[8:9] are connected to pins.
Figure 16-62. eMIOS[8:9]_eTPU_A[8:9]_GPIO[187:188] Pad Configuration Register (SIU_PCR187 -
SIU_PCR188)
SI 0x1AE
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
PA[0-1]
OBE
1
1
When configured as eMIOS output or GPO, the OBE bit should be set to one.
IBE
2
2
When configured as eMIOS output or GPO, the IBE bit may be set to one to reflect the pin state in the
corresponding GPDI register. Setting the IBE bit to zero reduces power consumption. The IBE bit must be set to
one for eMIOS or GPIO when configured as input.
0
0
ODE
HYS SRC[0-1] WPE
WPS
W
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
U
3
3
The weak pull up/down selection at reset for the eMIOS[4] pins are determined by the WKPCFG pin.
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
= Unimplemented or Reserved
SI 0x1B6 - SI 0x1B8 (2)
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
PA[0-1]
OBE
1
1
The OBE bit must be set to one for both eMIOS[8:9] and GPIO[187:188] when configured as outputs.
IBE
2
2
When configured as eMIOS, the IBE bit may be set to one to reflect the pin state in the corresponding GPDI
register. Setting the IBE bit to zero reduces power consumption. The IBE bit must be set to one for both eMIOS[8:9]
and GPIO[187:188] when configured as inputs.
0
0
ODE
HYS SRC[0-1] WPE
WPS
W
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
1
U
3
3
The weak pull up/down selection at reset for the eMIOS[8:9] pins is determined by the WKPCFG pin.
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
W
RESET
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
= Unimplemented or Reserved