![Freescale Semiconductor MPC5632M Manual Download Page 556](http://html.mh-extra.com/html/freescale-semiconductor/mpc5632m/mpc5632m_manual_2330659556.webp)
MPC563XM Reference Manual, Rev. 1
556
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
Figure 17-1. Block Diagram
17.2.2
Features
The FMPLL has the following features:
•
Reference clock pre-divider for finer frequency synthesis resolution
•
Reduced frequency divider for reducing the FMPLL output clock frequency without forcing the
FMPLL to re-lock
•
Input clock frequency range from 4 MHz to 20 MHz before the pre-divider, and from 4 MHz to 16
MHz after the pre-divider
•
Voltage controlled oscillator (VCO) range from 256 MHz to 512 MHz
•
VCO free-running frequency range from 25 MHz to 125 MHz
•
Four bypass modes: crystal or external reference with PLL on or off
•
Two normal modes: crystal or external reference
•
Programmable frequency modulation
— Triangle wave modulation
— Register programmable modulation frequency and depth
•
Lock detect circuitry reports when the FMPLL has achieved frequency lock and continuously
monitors lock status to report loss of lock conditions
— User-selectable ability to generate an interrupt request upon loss of lock
— User-selectable ability to generate a system reset upon loss of lock
•
Clock quality monitor (CQM) module provides loss-of-clock detection for the FMPLL reference
and output clocks
XTAL
OSC
EXTAL
XTAL
Pre-Divider
PREDIV
Phase
Detector
Charge
Pump
Low Pass
Filter
VCO
Divider
MFD
Out Divider
RFD
FM
Controller
Control/Status Registers
PLL_SG_513x_A_SSCG_COMSM10_4M1T
PREDIV RFD MFD Lock
Clock Quality Monitor
Reference
Failure
FMPLL
Failure
PLLREF
RC
OSC