![Freescale Semiconductor MPC5632M Manual Download Page 266](http://html.mh-extra.com/html/freescale-semiconductor/mpc5632m/mpc5632m_manual_2330659266.webp)
MPC563XM Reference Manual, Rev. 1
266
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
6-7, 21-23
BK0_RWSC
Bank0 Read Wait State Control
This field is used to control the number of wait-states to be added to the Flash array access time for
reads.
The best-case Flash array access time for reads is one cycle
.
This field must be set to a value corresponding to the operating frequency of the PFLASH and the
actual read access time of the PFLASH. The required settings are documented in the SoC
specification. Higher operating frequencies require non-zero settings for this field for proper Flash
operation.
The combined 5-bit field is the concatenation of two smaller fields: BK0_XRWSC, BK0_RWSC and
can be expressed as (8 * BK0 BK0_RWSC).
Shown below are the maximum operating frequencies for legal APC and RWSC settings based on
estimated ST LC Flash access times at 150°C. The integrator is strongly encouraged to verify
these settings based on actual silicon results.
0 MHz, < 23 MHz
APC=0, RWSC=0
23 MHz, < 45 MHz
APC=1, RWSC=0
45 MHz, < 68 MHz
APC=2, RWSC=1
68 MHz, < 90 MHz
APC=3, RWSC=2
This field is set to 0b00001 by hardware reset.
00000
No additional wait-states are added
00001
1 additional wait-state is added
00010
2 additional wait-states are added
...
111111 31 additional wait-states are added
24
Reserved, should be cleared.
25
B0_P0_DPFE
Bank0, Port 0 Data Prefetch Enable
This field enables or disables prefetching initiated by a data read access. This field is cleared by
hardware reset.
0
No prefetching is triggered by a data read access
1
If page buffers are enabled (B0_P0_BFE = 1), prefetching is triggered by any data read access
26
Reserved, should be cleared.
27
B0_P0_IPFE
Bank0, Port 0 Instruction Prefetch Enable
This field enables or disables prefetching initiated by an instruction fetch read access. This field is
cleared by hardware reset.
0
No prefetching is triggered by an instruction fetch read access
1
If page buffers are enabled (B0_P0_BFE = 1), prefetching is triggered by any instruction fetch
read access
28
Reserved, should be cleared.
Table 11-15. PFLASH Configuration Register 1 Field Descriptions (continued)
Field
Description