MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
635
Preliminary—Subject to Change Without Notice
Channels that occupy a pair of slots, such as WSC, are referred to as by their lower slot number (LSB=0
standard), therefore the bits correspondent to their higher slot number are reserved and read 0.
22.4.2.5
eMIOS200 UC A Register (EMIOSA[n])
EMIOSA[n] address: UC[n] base a $00
Figure 22-6. eMIOS200 UC A Register (EMIOSA[n])
Depending on the mode of operation, internal registers A1 or A2, used for matches and captures, can be
assigned to address EMIOSA[n]. Both A1 and A2 are cleared by reset.
summarizes the
EMIOSA[n] writing and reading accesses for all operation modes. For more information see
Section 22.5.1.1, “UC Modes of Operation.”
22.4.2.6
eMIOS200 UC B Register (EMIOSB[n])
EMIOSB[n] address: UC[n] base a $04
Figure 22-7. eMIOS200 UC B register (EMIOSB[n])
Depending on the mode of operation, internal registers B1 or B2 can be assigned to address EMIOSB[n].
Both B1 and B2 are cleared by reset.
summarizes the EMIOSB[n] writing and reading
accesses for all operation modes. For more information see
Section 22.5.1.1, “UC Modes of Operation.”
Depending on the channel configuration it may have EMIOSB register or not. EMIOSB register is required
for the following modes: DAOC, IPM, IPWM, OPWM, OPWMB, OPWFM, OPWMT, OPWFMB,
OPWMC, OPWMCB, MC, MCB, PEA, PEC, WPTA. It means that if no mode requiring EMIOSB register
is implemented then the register can be removed during synthesis through proper parameterization.
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
A[0:7]
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
A[8:23]
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
= Unimplemented or Reserved
0
1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
R
0
0
0
0
0
0
0
0
B[0:7]
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
R
B[8:23]
W
RESET:
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
= Unimplemented or Reserved