![Freescale Semiconductor MPC5632M Manual Download Page 659](http://html.mh-extra.com/html/freescale-semiconductor/mpc5632m/mpc5632m_manual_2330659659.webp)
MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
659
Preliminary—Subject to Change Without Notice
Figure 22-24. Unified Channel Control and Datapath Block Diagrams
22.5.1.1
UC Modes of Operation
The mode of operation of the Unified Channel is determined by the mode select bits MODE[0:6] in the
EMIOSC[n] register (see
When entering an output mode (except for GPIO mode), the output flip-flop is set to disabled state
according to ODIS bit in the EMIOSC[n] register.
As the internal counter EMIOSCNT[n] continues to run in all modes (except for GPIO mode), it is possible
to use this as a time base if the resource is not used in the current mode.
A2
B2
B1
A1
CNT
local counter bus
global counter bus[A]
A Comparator
BSL[0]
BSL[1]+logic
BSL[1]+logic
BSL[1]+logic
internal counter
[B/C/D/E]
B Comparator
uc_datapath
uc_ctrl
con
trol sign
al
s
input
filter
input
mode 0
logic
General
Purpose
Registers
mode 1
logic
mode n
logic
MODE
decoder
MODE
register
==
==