![Freescale Semiconductor MPC5632M Manual Download Page 409](http://html.mh-extra.com/html/freescale-semiconductor/mpc5632m/mpc5632m_manual_2330659409.webp)
MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
409
Preliminary—Subject to Change Without Notice
— rationale: simpler and more intuitive functionality, no clear requirement for anything else
•
Added support for 32-bit coherent read & write non-chip-select accesses in 16-bit data bus mode
— rationale: some internal registers must be accessed all 32 bits at once to function as expected
•
Added misaligned access support
— rationale: some eSys cores require use of misaligned accesses for optimum performance
•
Added calibration access support
— rationale: support related SoC logic added to multiple eSys SoC’s, requested customer feature
•
Added support for larger external address bus (up to 29 bits)
— rationale: support larger external memory sizes
•
Added support for address/data multiplexing
— rationale: new feature to reduce minimum pin count
•
Added support for using either half of data bus for 16-bit port transfers
— rationale: helps A/D muxed usability, while maintaining backwards compatibility