MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
1251
Preliminary—Subject to Change Without Notice
used by the receiver. The received data bits are transferred into the internal shift register after the data
strobing. If noise or framing errors were detected, this is flagged as described in
27.4.5.3.14
Bit Synchronization
To adjust for baud rate mismatch, a synchronization of the cyclic sample counter RSC is performed during
start bit reception as described in
Section 27.4.5.3.15, “Start Bit Sampling
Additionally, the synchronization of the cyclic sample counter RSC can be configured to be performed
during data bit reception as described in
Section 27.4.5.3.17, “Data Bit Synchronization
27.4.5.3.15
Start Bit Sampling
Figure 27-40. Start Bit Sampling and Strobing
Start Bit Qualification
To adjust for baud rate mismatch, the cyclic sample counter RSC is re-synchronized by reset after
successful start bit qualification. A start bit is successfully qualified, if no reception is ongoing and three
consecutive high samples are followed immediately by a low sample.
Start Bit Verification
After the successful start bit qualification the receiver starts to verify the start bit by a two out of three
samples majority voting.
A start bit is verified if at least two out of the three sample RSC3, RSC5, and RSC5 are sampled low. Noise
is detected when exactly one out of the three samples is high. The results of the start bit verification is
summarized in
.
Table 27-39. Start Bit Verification Result
[RS3, RS5, RS7]
Start Bit Verified
Noise Detected
000
Yes
No
001
Yes
Yes
Sampled Value
RCLK
START BIT
Receiver Input
START BIT
QUALIFICATION
1
1
1
1
1
0
0
0
0
0
0
0
4
5
6
7
8
1
2
sample counter reset
3
RSC
4
5
6
7
0
8
9
10
11
12
13
14
15
16
1
0
0
START BIT
VERIFICATION
NOISE
DETECTION
data strobing
0
1
0
0
1
0
0
0
2
sample counter wrap