MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
201
Preliminary—Subject to Change Without Notice
Chapter 9
Peripheral Bridge (PBRIDGE)
The Peripheral Bridge (PBRIDGE) provides an interface between the system crossbar switch bus and the
lower-bandwidth peripheral bus.
9.1
PBRIDGE Features
The PBRIDGE:
•
Is only meant for slave peripherals
•
Supports 32-bit IPS peripherals (byte, halfword, and word reads and write are supported to each)
•
Supports a pair of IPS accesses for 64-bit fetches
9.2
PBRIDGE Modes of Operation
The PBRIDGE has only one operating mode.
9.3
PBRIDGE Block Diagram
The PBRIDGE is the interface between the system bus interface and on-chip peripherals as shown in
.
Figure 9-1. PBRIDGE Interface
9.4
PBRIDGE Signal Description
The PBRIDGE has no external signals.
Off-platf
orm IPS
Peripheral
On-platf
orm IPS
(PBRIDGE0)
Bridge B
AM
B
A
AH
B
Crossbar Switch