![Freescale Semiconductor MPC5632M Manual Download Page 239](http://html.mh-extra.com/html/freescale-semiconductor/mpc5632m/mpc5632m_manual_2330659239.webp)
MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
239
Preliminary—Subject to Change Without Notice
10.3.6.13.2
UM1 Register
The following field and bit descriptions fully define the UM1 register (
).
MISR register functions are shown in
10.3.6.13.3
UM2 Register
The following field and bit descriptions fully define the UM2 register (
).
Table 10-40. UM0 Field Descriptions
Field
Description
0-31
MISR[31:0]
The MISR Registers accumulate a signature from an array integrity event. The MISR captures all data
fields, as well as ECC fields, and the read transfer error signal.
The MISR can be seeded to any value by writing the MISR registers.
The MISR register provides a means to calculate a MISR during Array Integrity operations.
The MISR can be represented by the following polynomial:
x
145
+ x
6
+ x
5
+ x
1
+ 1
The MISR is calculated by taking the previous MISR value and then “exclusive ORing” the new data. In
addition the most significant bit (in this case it is MISR[144]), is then “exclusive ORed” into input of
MISR[6], MISR[5], MISR[1], and MISR[0]. The result of the “exclusive OR” is shifted left on each read.
The MISR register is used in Array Integrity operations.
If during address sequencing, reads extend into an invalid address location (i.e. greater than the
maximum address for a given array size) or locked/unselected blocks, reads are still executed to the array
but the results from the array read are not deterministic. In this instance, the MISR registers are not
recalculated, and the previous value is retained.
Offset 0x004C
Access: User read/write
0
1
2
3
4
5
6
7
8
9
10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29 30 31
R
MISR
W
Reset
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
0
Table 10-41. UM1 Register
Table 10-42. UM1 Field Descriptions
Field
Description
0-31
MISR[63:32]
See the description of the MISR field in