![Freescale Semiconductor MPC5632M Manual Download Page 412](http://html.mh-extra.com/html/freescale-semiconductor/mpc5632m/mpc5632m_manual_2330659412.webp)
MPC563XM Reference Manual, Rev. 1
412
Freescale Semiconductor
Preliminary—Subject to Change Without Notice
the servicing in a lower priority ISR. Therefore these software setable interrupt requests can be used
instead of the peripheral ISR scheduling a task through the RTOS.
14.2.2
Block Diagram
is a block diagram of the dual-core INTC. In this document, any features described for
Processor 0 are intended to be backward compatible with the single core interrupt controller used on the
eSYS family of devices.