![Freescale Semiconductor MPC5632M Manual Download Page 413](http://html.mh-extra.com/html/freescale-semiconductor/mpc5632m/mpc5632m_manual_2330659413.webp)
MPC563XM Reference Manual, Rev. 1
Freescale Semiconductor
413
Preliminary—Subject to Change Without Notice
Figure 14-1. INTC Block Diagram
14.2.3
Features
•
Parameterizable up to 504 peripheral interrupt request sources.
•
Each interrupt source is software steerable to Processor 0, Processor 1 or both processors interrupt
request outputs.
Priority
Select
Priority
Software
Set/Clear
Interrupt
flag bits
Arbitrator
Request
Registers
Registers
8
504
512
512 x
6 bits
4
4
Processor 0
LIFO
4
Vector
Encoder
512
Slave
Interface
interrupt
to
1
interrupt
1
Processor 0 pop
1
Processor 0 push/update/acknowledge
processor 0
interrupt
9
vector
request
Selector
Block
Configuration
Register
hardware
enable
1
vector
interrupt
1
acknowledge
for Reads
and Writes
Priority
Comparator
vector
9
4
popped
priority
pushed
priority
current
priority
highest priority
lowest
new
priority
4
512
highest
priority
interrupt
requests
vector
interrupt
request
1
vector
table
entry
size
update interrupt vector
1
The shaded subblocks are memory mapped registers, and the non-shaded subblocks are non-memory mapped logic.
Priority
Arbitrator
Request
Vector
Encoder
512
Interrupt
Acknowledge
interrupt
processor 1
9
Register
vector
Selector
vector
9
lowest
512
highest
priority
interrupt
requests
vector
interrupt
request
512 x
6 bits
1
vector
table
entry
size
interrupt
processor 1
1
hardware
enable
vector
processor 0
processor 0
from processor 0
Current
Priority
Register
4
Priority
LIFO
4
interrupt
to
1
processor 1
request
Priority
Comparator
4
popped
priority
pushed
priority
current
priority
new
priority
4
update interrupt vector
1
4
highest priority
End Of
Interrupt
Register
Processor
1
Processor
1
Processor 1
End Of
Interrupt
Register
Processor
0
Interrupt
Acknowledge
Register
Processor 0
Current
Priority
Register
Processor
0
interrupt
1
acknowledge
from processor 1
peripheral
interrupt
requests
Priority
1
Processor 1 pop
1
Processor 1push/update/acknowledge
1
Pr
oces
so
r 1pu
sh/
u
pdat
e
/ackno
w
ledg
e
1
Proce
ssor 1
pop